Implementation of a programmable 64∼2048-point FFT/IFFT processor for OFDM-based communication systems

被引:0
作者
Kuo, JC [1 ]
Wen, CH [1 ]
Wu, AY [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 106, Taiwan
来源
PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS | 2003年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Orthogonal Frequency Division Multiplexing (OFDM) system is famous for its robustness against frequency selective fading channel. The Fast Fourier Transform (FFT) and Inverse FFT (IFFT) processor are used as the modulation/demodulation kernel in the OFDM systems. The sizes of FFT/IFFT processors are varied in the different applications of OFDM systems. In this paper, we design and implement a programmable 64similar to2048-point FFT/IFFT processor to cover the different specifications of OFDM applications. The cached-memory architecture is our suggested VLSI system architecture. We implement the Processing Element (PE) by using CORDIC algorithm to replace the multiplier-based PE. We also proposed pi/4-prerotation and modified EEAS-CORDIC VLSI architecture to reduce the iteration number and quantization noise. Finally, we implement the FFT processor with TSMC 0.35 mum 1P4M CMOS technology. The die area of the FFT/IFFT processor is 12.25 mm(2) including 2048x32. bits memory. The input/output wordlength is 16-bit wide. The chip can operate under 80 MHz and meet, most standard requirements (64similar to2048 points).
引用
收藏
页码:121 / 124
页数:4
相关论文
共 9 条
  • [1] A low-power, high-performance, 1024-point FFT processor
    Baas, BM
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (03) : 380 - 387
  • [2] A FAST SINGLE-CHIP IMPLEMENTATION OF 8192-COMPLEX POINT FFT
    BIDET, E
    CASTELAIN, D
    JOANBLANQ, C
    SENN, P
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) : 300 - 305
  • [3] PERFORMANCE EVALUATION OF A MULTICHANNEL TRANSCEIVER SYSTEM FOR ADSL AND VHDSL SERVICES
    CHOW, PS
    TU, JC
    CIOFFI, JM
    [J]. IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1991, 9 (06) : 909 - 919
  • [4] A new FFT architecture and chip design for motion compensation based on phase correlation
    Hui, CCW
    Ding, TJ
    McCanny, JV
    Woods, RF
    [J]. INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, : 83 - 92
  • [5] THE MULTITONE CHANNEL
    KALET, I
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1989, 37 (02) : 119 - 124
  • [6] LI WD, 1999, IEEE WORKSH SIGN PRO, P654
  • [7] LIHONG J, 1998, IEEE ASIC C, P337
  • [8] PAIEMENT RV, 1994, CRCRP004
  • [9] A novel rotational VLSI architecture based on extended elementary angle set cordic algorithm
    Wu, CS
    Wu, AY
    [J]. PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 111 - 114