A wide frequency range delay-locked loop using multi-phase frequency detection technique

被引:2
|
作者
Lee, KY [1 ]
机构
[1] Konkuk Univ, Dept Elect Engn, Seoul 143701, South Korea
关键词
delay-locked loop; multi-phase; frequency detection; jitter;
D O I
10.1093/ietele/e88-c.9.1900
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a wide frequency range delay-locked loop implemented with a 0.35 mu m CMOS technology. which can overcome the limited frequency range and false lock problem of conventional delay locked loop (DLL). The proposed simple DLL architecture comprising frequency and phase detector has better process-portability. The implemented DLL covers frequency range from 10 MHz to 200 MHz, which is limited only by the characteristics of delay cell. The DLL consume, 19.8 mW and shows 13 ps rms jitter at 3.3 V 150 MHz condition.
引用
收藏
页码:1900 / 1902
页数:3
相关论文
共 50 条
  • [41] A digital phase-locked loop for frequency detection
    Werter, JM
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 1252 - 1255
  • [42] Fast locking delay-locked loop using initial delay measurement
    Kim, T
    Wang, SH
    Kim, B
    ELECTRONICS LETTERS, 2002, 38 (17) : 950 - 951
  • [43] A Wide-Range All-Digital Delay-Locked Loop Using Fast-Lock Variable SAR Algorithm
    Chen, Wei-Cheng
    Yang, Rong-Jyi
    Yao, Chia-Yu
    Chen, Chao-Chyun
    IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2012), 2012,
  • [44] A Wide-Range All-Digital Delay-Locked Loop in 65nm CMOS Technology
    Chung, Ching-Che
    Chang, Chia-Lin
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 66 - 69
  • [45] A 0.6 V Low-Power Wide-Range Delay-Locked Loop in 0.18 μm CMOS
    Lu, Chung-Ting
    Hsieh, Hsieh-Hung
    Lu, Liang-Hung
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2009, 19 (10) : 662 - 664
  • [46] A 155-MHZ CLOCK RECOVERY DELAY-LOCKED AND PHASE-LOCKED LOOP
    LEE, TH
    BULZACCHELLI, JF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) : 1736 - 1746
  • [47] A Multi-Phase Multi-Frequency Clock Generator Using Superharmonic Injection Locked Multipath Ring Oscillators as Frequency Dividers
    Hafez, Amr Amin
    Chen, Ming-Shuan
    Yang, Chih-Kong Ken
    2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 289 - 292
  • [48] A Study on Low Power Phase Frequency Detectors for Delay Locked Loop
    Loon, L. W.
    Reaz, M. B. I.
    Bhuiyan, M. A. S.
    Marufuzzaman, Mohd.
    Badal, Md. Torikul Islam
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 147 - 150
  • [49] Spatial-phase-locked electron-beam lithography with a delay-locked loop
    Goodberlet, J
    Ferrera, J
    Smith, HI
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1997, 15 (06): : 2293 - 2297
  • [50] SiGe V Band Wide Tuning-Range VCO and Frequency Divider for Phase Locked Loop
    Zhang, Jian
    Huang, Guochi
    Fusco, Vincent
    2012 WORKSHOP ON INTEGRATED NONLINEAR MICROWAVE AND MILLIMETRE-WAVE CIRCUITS (INMMIC), 2012,