A wide frequency range delay-locked loop using multi-phase frequency detection technique

被引:2
|
作者
Lee, KY [1 ]
机构
[1] Konkuk Univ, Dept Elect Engn, Seoul 143701, South Korea
关键词
delay-locked loop; multi-phase; frequency detection; jitter;
D O I
10.1093/ietele/e88-c.9.1900
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a wide frequency range delay-locked loop implemented with a 0.35 mu m CMOS technology. which can overcome the limited frequency range and false lock problem of conventional delay locked loop (DLL). The proposed simple DLL architecture comprising frequency and phase detector has better process-portability. The implemented DLL covers frequency range from 10 MHz to 200 MHz, which is limited only by the characteristics of delay cell. The DLL consume, 19.8 mW and shows 13 ps rms jitter at 3.3 V 150 MHz condition.
引用
收藏
页码:1900 / 1902
页数:3
相关论文
共 50 条
  • [21] A wide-range delay-locked loop with a fixed latency of one clock cycle
    Chang, HH
    Lin, JW
    Yang, CY
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (08) : 1021 - 1027
  • [22] A 250-MHz-2-GHz wide-range delay-locked loop
    Kim, BG
    Kim, LS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (06) : 1310 - 1321
  • [23] Design of delay locked loop with frequency division technique
    Li, Wenyuan (lwy555@seu.edu.cn), 1600, International Workshop on Computer Science and Engineering (WCSE)
  • [24] A Radiation-Hardened Delay-Locked Loop Applied for Multiple Frequency Ranges
    Chen, Yushi
    Zhuang, Yiqi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (06)
  • [25] A wide-range and fixed latency of one clock cycle delay-locked loop
    Chang, HH
    Lin, JW
    Liu, SI
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 675 - 678
  • [26] A Multiphase-Output Delay-Locked Loop With a Novel Start-Controlled Phase/Frequency Detector
    Chang, Robert Chen-Hao
    Chen, Hou-Ming
    Huano, Po-Jen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (09) : 2483 - 2490
  • [27] A Hybrid Frequency/Phase-Locked Loop for Versatile Clock Generation with Wide Reference Frequency Range
    Lv, Sitao
    Xu, Ni
    Rhee, Woogeun
    Wang, Zhihua
    2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2016,
  • [28] A mixed-mode delay-locked loop for wide-range operation and multiphase outputs
    Cheng, KH
    Lo, YL
    Yu, WF
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 196 - 199
  • [29] Wide-range harmonic lock detector with real-time delay measurement of delay-locked loop
    Kim, Sangseob
    Hyoung, Chang-Hee
    Park, Kyoung-Hwan
    ELECTRONICS LETTERS, 2015, 51 (02) : 136 - 137
  • [30] Delay-Locked Loop for Pseudorange Measurement over Frequency-selective Fading Channels
    Wu, Yating
    Sun, Yanzan
    Luo, Xi
    SENSORS, MEASUREMENT AND INTELLIGENT MATERIALS, PTS 1-4, 2013, 303-306 : 2050 - +