Multi-Mode QC-LDPC Decoding Architecture With Novel Memory Access Scheduling for 5G New-Radio Standard

被引:7
|
作者
Lee, Seongjin [1 ]
Park, Sangsoo [1 ]
Jang, Boseon [1 ]
Park, In-Cheol [1 ]
机构
[1] Korea Adv Inst Sci & Technol KAIST, Sch Elect Engn, Daejeon 34141, South Korea
关键词
Decoding; 5G mobile communication; Throughput; Standards; Parallel processing; Iterative decoding; Hardware; 5G new-radio standard; area-efficient; high throughput; layered decoding; low-density parity-check (LDPC) codes; memory access; multi-mode; quasi-cyclic LDPC; VLSI implementation;
D O I
10.1109/TCSI.2022.3150022
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the low-density parity-check (LDPC) code has a powerful error-correcting performance and can achieve high throughput, it is being used in many application areas and recently adopted as a channel coding method in the 5G New-Radio communication standard. Unlike other LDPC codes, the 5G LDPC code has various irregular lifting sizes to support diverse message lengths. To meet the demanding requirements of the 5G standard, many solutions have been presented, but all of them are either impractical or fail to satisfy all the requirements. This paper, for the first time, proposes an area-efficient QC-LDPC decoder that satisfies the peak throughput requirements of the 5G standard and supports all the lifting sizes specified in the 5G standard. Instead of relying on full parallelism like in the previous works, this work tries partial parallelism to mitigate the hardware complexity, which leads to high efficiency in hardware complexity. In addition, a novel memory access scheduling method is proposed to solve the data access and alignment problems caused by the partially parallel structure, which is effective in supporting all the lifting sizes. A LDPC decoder realized in 65-nm CMOS technology demonstrates that its decoding throughput is greater than 20Gbps and its area is smaller than the existing decoders.
引用
收藏
页码:2035 / 2048
页数:14
相关论文
共 25 条
  • [1] A New VLSI Architecture of Next-Generation QC-LDPC Decoder for 5G New-Radio Wireless-Communication Standard
    Verma, Anuj
    Shrestha, Rahul
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [2] Efficient QC-LDPC Encoder for 5G New Radio
    Tram Thi Bao Nguyen
    Tuy Nguyen Tan
    Lee, Hanho
    ELECTRONICS, 2019, 8 (06):
  • [3] EXIT Analysis for Decoding Behaviour and Performances of 5G NR QC-LDPC Codes
    Julian, Yoga
    Astuti, Rina Pudji
    Anwar, Khoirul
    2018 21ST INTERNATIONAL SYMPOSIUM ON WIRELESS PERSONAL MULTIMEDIA COMMUNICATIONS (WPMC), 2018, : 437 - 442
  • [4] FPGA based design and prototyping of efficient 5G QC-LDPC channel decoding
    Nadal, Jeremy
    Baghdadi, Amer
    PROCEEDINGS OF THE 2020 31ST INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING (RSP): SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2020, : 36 - 42
  • [5] Rapid Prototyping of Multi-Mode QC-LDPC Decoder for 802.11n/ac Standard
    Lu, Qing
    Sham, Chiu-Wing
    Lau, Francis C. M.
    2016 21ST ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2016, : 19 - 20
  • [6] A Fully-Overlapped Multi-Mode QC-LDPC Decoder Architecture for Mobile WiMAX Applications
    Xiang, Bo
    Bao, Dan
    Huang, Shuangqu
    Zeng, Xiaoyang
    21ST IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2010,
  • [7] Simple Rateless Codes Based on 5G New Radio QC-LDPC Codes for Dynamic Networks
    Fitri, Arini
    Anwar, Khoirul
    Saputri, Desti Madya
    2019 IEEE INTERNATIONAL CONFERENCE ON SIGNALS AND SYSTEMS (ICSIGSYS), 2019, : 150 - 155
  • [8] A New Partially-Parallel VLSI-Architecture of Quasi-Cyclic LDPC Decoder for 5G New-Radio
    Verma, Anuj
    Shrestha, Rahul
    2020 33RD INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2020 19TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2020, : 1 - 6
  • [9] Low-Complexity High-Throughput QC-LDPC Decoder for 5G New Radio Wireless Communication
    Thi Bao Nguyen, Tram
    Nguyen Tan, Tuy
    Lee, Hanho
    ELECTRONICS, 2021, 10 (04) : 1 - 18
  • [10] Reduced-complexity local switch based multi-mode QC-LDPC decoder architecture for Gbit wireless communication
    Ajaz, S.
    Lee, H.
    ELECTRONICS LETTERS, 2013, 49 (19) : 1246 - 1248