Dynamically Reconfigurable Parallel Architecture Implementation of 2D Convolution for Image Processing over FPGA

被引:0
|
作者
Jahiruzzaman, Md. [1 ]
Saha, Shumit [1 ]
Hawlader, Md. Abul Khayum [1 ]
机构
[1] Khulna Univ Engn & Technol, Dept Elect & Commun Engn, Khulna 9203, Bangladesh
来源
2ND INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION COMMUNICATION TECHNOLOGY (ICEEICT 2015) | 2015年
关键词
2D Convolution; Verilog HDL; FPGA; Image Processing; CONVOLVER;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
2D Convolution is the most convenient method to analyze digital image and video processing and has a variety of digital image processing applications such as edge detection, image enhancement, image segmentation, smoothing or blurring an image and can be applied to video processing on the basis of frame by frame for motion detection. Though the computational complexity of 2D convolution is comparatively high as it demands high level parallelism both for product and addition operations, it can be implemented on real time embedded system applications such as Application-Specific Integrated circuit (ASIC) or Field Programmable Gate Array (FPGA). As the convolved image directly depends on the kernel, proposed architecture is suitable for any kernel of 3x3 size. The objective of this study is to implement and synthesize a FPGA base image processing system based on 2D convolution on the basis of microprocessor architecture Simple-as-Possible. This system was designed and simulated in Verilog Hardware Description Language (Verilog HDL) and synthesized on Virtex-5 FPGA. The result shows that, the proposed design has lesser number of blocks (look up tables & registers) than other architecture and low time delay. So that, the complexity of the proposed architecture is less and it can be used in image processing applications.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Novel DWT/IDWT Architecture for 3D with Nine Stage 2D Parallel Processing using Split Distributed Arithmetic
    Divakara, S. S.
    Patilkulkarni, Sudarshan
    Raj, Cyril Prasanna
    INTERNATIONAL JOURNAL OF IMAGE AND GRAPHICS, 2020, 20 (03)
  • [32] Design and Implementation of area efficient 2-parallel filter on FPGA using image system
    Phimu, L. Kholee
    Kumar, Manoj
    2017 INTERNATIONAL CONFERENCE ON INNOVATIVE RESEARCH IN ELECTRICAL SCIENCES (IICIRES2017), 2017,
  • [33] Generation of 3D hair model from 2D image using image processing
    Kong, WM
    Takahashi, H
    Nakajima, M
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XIX, 1996, 2847 : 303 - 311
  • [34] Area-, Power-, and Delay-Optimized 2D FIR Filter Architecture for Image Processing Applications
    Kumar, Gundugonti Kishore
    Akurati, Ravi Raja
    Reddy, Venkata Hanuma Prasad
    Cheemalakonda, Soumica
    Chagarlamudi, Sudeeksha
    Dasari, Bhasita
    Shaik, Sameera Sulthana
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (02) : 780 - 800
  • [35] Design and Implementation of 2D Convolution on x86/x64 Processors
    Kelefouras, Vasilios
    Keramidas, Georgios
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2022, 33 (12) : 3800 - 3815
  • [36] Area-, Power-, and Delay-Optimized 2D FIR Filter Architecture for Image Processing Applications
    Gundugonti Kishore Kumar
    Ravi Raja Akurati
    Venkata Hanuma Prasad Reddy
    Soumica Cheemalakonda
    Sudeeksha Chagarlamudi
    Bhasita Dasari
    Sameera Sulthana Shaik
    Circuits, Systems, and Signal Processing, 2023, 42 : 780 - 800
  • [37] 2D fast rotational matching for image processing of biophysical data
    Cong, Y
    Kovacs, JA
    Wriggers, W
    JOURNAL OF STRUCTURAL BIOLOGY, 2003, 144 (1-2) : 51 - 60
  • [38] FPGA-based Architecture for a Low-Cost 3D Lidar Design and Implementation from Multiple Rotating 2D Lidars with ROS
    Queralta, J. Pena
    Yuhong, F.
    Salomaa, L.
    Qingqing, L.
    Gia, T. N.
    Zou, Z.
    Tenhunen, H.
    Westerlund, T.
    2019 IEEE SENSORS, 2019,
  • [39] 2D Parallel Architecture for Morphological Operators Supporting Multiple Shaped Structuring Elements
    Elloumi, Hajer
    Krid, Mohamed
    Sellami, Dorra
    KNOWLEDGE-BASED AND INTELLIGENT INFORMATION & ENGINEERING SYSTEMS (KES-2018), 2018, 126 : 695 - 702
  • [40] FPGA-based architecture for the real-time computation of 2-D convolution with large kernel size
    Javier Toledo-Moreo, F.
    Javier Martinez-Alvarez, J.
    Garrigos-Guerrero, Javier
    Manuel Ferrandez-Vicente, J.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2012, 58 (08) : 277 - 285