Fully Synthesizable PUF Featuring Hysteresis and Temperature Compensation for 3.2% Native BER and 1.02 fJ/b in 40 nm

被引:77
作者
Taneja, Sachin [1 ]
Alvarez, Anastacia B. [1 ,2 ]
Alioto, Massimo [1 ]
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Singapore, Singapore
[2] Univ Philippines Diliman, Quezon City 1101, Philippines
关键词
Energy efficiency; hardware security; physically unclonable function (PUF); resiliency; temperature compensation;
D O I
10.1109/JSSC.2018.2865584
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a physically unclonable function (PUF) that can be designed with an automated digital design flow with a standard-cell approach. Compared to conventional PUFs designed in an analog or array style, the proposed PUF can be immersed in logic for inherent PUF obfuscation, and entails significantly lower design effort. The proposed PUF, belongs to the static monostable PUF class, is based on regulated cascode current mirrors (RCCM) and has hysteretic behavior to improve robustness against bit flips caused by noise, voltage, and temperature fluctuations. Hysteresis is achieved by inserting a Muller C-element in the PUF output stage and skewed inverters. The impact of temperature fluctuations on the stability is further reduced through a temperature compensation feedback loop. A 40-nm testchip was designed through a digital design flow based on the proposed PUF standard cell. Testchip measurements show native worst case bit error rate (BER) of 3.2% at 0.8-1.0-V voltage and 25 degrees C-85 degrees C temperature. A temperature sensitivity of 0.015%/degrees C in terms of PUF instability, an energy per bitcell of 1.02 fJ/b, and an autocorrelation function (ACF) of 0.00735 at 95% confidence are achieved, being the lowest reported to date. In view of the low design effort and low power consumption, the proposed PUF is amenable for low-cost and low-power systems on chip (SoC) (e.g., for Internet of Things applications).
引用
收藏
页码:2828 / 2839
页数:12
相关论文
共 25 条
[11]  
Karpinskyy B, 2016, ISSCC DIG TECH PAP I, V59, P158, DOI 10.1109/ISSCC.2016.7417955
[12]   Ultra-Compact and Robust Physically Unclonable Function Based on Voltage-Compensated Proportional-to-Absolute-Temperature Voltage Generators [J].
Li, Jiangyi ;
Seok, Mingoo .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (09) :2192-2202
[13]  
Maes R., 2012, ESSCIRC 2012 - 38th European Solid State Circuits Conference, P486, DOI 10.1109/ESSCIRC.2012.6341361
[14]  
Maes R., 2013, Physically Unclonable Functions: Concept and Constructions
[15]  
Mathew SK, 2014, ISSCC DIG TECH PAP I, V57, P278, DOI 10.1109/ISSCC.2014.6757433
[16]  
Narendra S.G., 2011, Leakage in nanometer CMOS technologies
[17]  
NXP Semiconductor, 2016, SMARTMX2 P60 STEP UP
[18]  
Rukhin A., 2010, NIST SPECIAL PUBLICA, P1, DOI DOI 10.6028/NIST.SP.800-22R1A
[19]   A 4-fJ/b Delay-Hardened Physically Unclonable Function Circuit With Selective Bit Destabilization in 14-nm Trigate CMOS [J].
Satpathy, Sudhir ;
Mathew, Sanu K. ;
Suresh, Vikram ;
Anders, Mark A. ;
Kaul, Himanshu ;
Agarwal, Amit ;
Hsu, Steven K. ;
Chen, Gregory ;
Krishnamurthy, Ram K. ;
De, Vivek K. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (04) :940-949
[20]  
Satpathy S, 2014, PROC EUR SOLID-STATE, P239, DOI 10.1109/ESSCIRC.2014.6942066