SEIR linearity testing of precision A/D converters in nonstationary environments with center-symmetric interleaving

被引:18
作者
Jin, Le
Chen, Degang
Geiger, Randall L.
机构
[1] Iowa State Univ, Dept Elect & Comp Engn, Ames, IA 50011 USA
[2] Texas A&M Univ, Dept Elect Engn, College Stn, TX 77843 USA
关键词
analog-to-digital converter (ADC); center-symmetric interleaving (CSI); differential nonlinearity (DNL); integral nonlinearity (INL); linearity test; nonlinear stimulus signal; nonstationary test environment; stimulus error identification and removal (SEIR) algorithm;
D O I
10.1109/TIM.2007.904491
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an approach for analog-to-digital converter (ADC) linearity testing that can tolerate environmental nonstationarity and use low-precision test signals. The effects of stimulus errors on ADC testing results will be identified and removed by exploiting the functional relationship of input signals. The effects of environmental nonstationarity will be sup-pressed by interleaving input signals with a center-symmetric pattern. This approach can be applied to testing of ADCs of very high performance, such as 16-bit or higher resolution and more than I MSPS sampling rates, to which there is hardly a well-established, solution for full-code testing. Simulation and experimental results show that a 16-bit ADC can be tested to one-least-significant-bit accuracy by using input signals of seven-bit linearity in an environment with more than 100-ppm/min nonstationarity. The proposed method can help control the cost of ADC production tests, extend the test coverage of current solutions, and enable built-in self-tests and test-based self-calibrations.
引用
收藏
页码:1776 / 1785
页数:10
相关论文
共 12 条
  • [1] [Anonymous], 2003, INT TECHNOLOGY ROADM
  • [2] BERNARD S, 2003, P INT TEST C SEP, V1, P201
  • [3] HISTOGRAM MEASUREMENT OF ADC NONLINEARITIES USING SINE WAVES
    BLAIR, J
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1994, 43 (03) : 373 - 383
  • [4] Dai X, 2005, IEEE INT SYMP CIRC S, P4835
  • [5] FULL-SPEED TESTING OF A/D CONVERTERS
    DOERNBERG, J
    LEE, HS
    HODGES, DA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) : 820 - 827
  • [6] Hasting A., 2000, ART ANALOG LAYOUT
  • [7] Accurate testing of analog-to-digital converters using low linearity signals with stimulus error identification and removal
    Jin, L
    Kuyel, T
    Chen, DG
    Geiger, RL
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2005, 54 (03) : 1188 - 1199
  • [8] JIN L, 2005, P INT TEST C NOV, P1182
  • [9] KUYEL T, 1999, P INT TEST C, P747
  • [10] High accuracy stimulus generation for A/D converter BIST
    Roy, A
    Sunter, S
    Fudoli, A
    Appello, D
    [J]. INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 1031 - 1039