Analysis of Power Consumption and Linearity in Capacitive Digital-to-Analog Converters Used in Successive Approximation ADCs

被引:181
作者
Saberi, Mehdi [1 ]
Lotfi, Reza [1 ]
Mafinezhad, Khalil [1 ]
Serdijn, Wouter A. [2 ]
机构
[1] Ferdowsi Univ Mashhad, Dept Elect Engn, Mashhad 9177948974, Iran
[2] Delft Univ Technol, Elect Res Lab, NL-56101 Delft, Netherlands
关键词
Capacitor-based DAC; capacitor matching; DNL; INL; power dissipation; successive approximation ADC; SAR ADC; CMOS; CONVERSION; ARRAY;
D O I
10.1109/TCSI.2011.2107214
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Successive-approximation analog-to-digital converters (SA-ADCs) are widely used in ultra-low-power applications. In this paper, the power consumption and the linearity of capacitive-array digital-to-analog converters (DACs) employed in SA-ADCs are analyzed. Specifically, closed-form formulas for the power consumption as well as the standard deviation of INL and DNL for three commonly-used radix-2 architectures including the effect of parasitic capacitances are presented and the structures are compared. The proposed analysis can be employed in choosing the best architecture and optimizing it in both hand calculations and computer-aided-design tools. Measurement results of previously published works as well as simulation results of a 10-bit 10 kS/s SA-ADC confirm the accuracy of the proposed equations. It will be shown that, in spite of what commonly is assumed, although the total capacitance and the power consumption of those architectures employing attenuating capacitors seem to be smaller than conventional binary-weighted structures, the linearity requirements impose much larger unit capacitance to the structure such that the entire power consumption is larger.
引用
收藏
页码:1736 / 1748
页数:13
相关论文
共 40 条
[1]  
[Anonymous], 2005, P IEEE ISCAS MAY
[2]  
[Anonymous], P IEEE ISCAS MAY
[3]  
[Anonymous], 2002, P IEEE MWSCAS AUG
[4]  
[Anonymous], 2008, ELECT LETT
[5]  
[Anonymous], 2006, P IEEE MWSCAS AUG
[6]  
[Anonymous], 2002, P IEEE SIGN SYST COM
[7]   A low energy two-step successive approximation algorithm for ADC design [J].
Choi, Ricky Yiu-kee ;
Tsui, Chi-ying .
ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, :317-320
[8]   Pseudo C-2C ladder-based data converter technique [J].
Cong, L .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (10) :927-929
[9]  
Craninckx J., 2007, IEEE ISSCC, P246
[10]   An 8-bit 800-μW 1.23-MS/s successive approximation ADC in SOICMOS [J].
Culurciello, Eugenio ;
Andreou, Andreas G. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (09) :858-861