Narrow-band low-noise amplifier synthesis for high-performance system-on-chip design

被引:6
作者
Nieuwoudt, Arthur [1 ]
Ragheb, Tamer [1 ]
Massoud, Yehia [1 ]
机构
[1] Rice Univ, Dept Elect & Comp Engn, Houston, TX 77005 USA
关键词
low noise amplifier; LNA optimization; analog synthesis;
D O I
10.1016/j.mejo.2007.08.007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present a systematic synthesis methodology for fully integrated narrow-band CMOS low-noise amplifiers (LNAs) in high-performance system-on-chip (SoC) designs. The methodology is based on deterministic gradient-based numerical nonlinear optimization and the normal boundary intersection (NBI) method for Pareto optimization. We simultaneously optimize transistor widths, bias voltages, and input and output matching network passive components, which yields integrated inductor values that are more than one order of magnitude less than those generated by several existing equation-based LNA design techniques. By generating significantly smaller inductor values, we enable the SoC integration of the complete LNA. When the synthesized LNAs are characterized using circuit-level simulation, our methodology yields up to 35% and 58% improvement in noise figure and gain, respectively. (C) 2007 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1123 / 1134
页数:12
相关论文
共 34 条
  • [1] [Anonymous], IEEE T COMPUT AIDED
  • [2] Bahl I., 2003, ARTECH MICR
  • [3] Bhaduri A, 2004, 2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, P477
  • [4] Hierarchical extraction and verification of symmetry constraints for analog layout automation
    Bhattacharya, S
    Jangkrajarng, N
    Hartono, R
    Shi, CJR
    [J]. ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 400 - 405
  • [5] Frequency-independent equivalent-circuit model for on-chip spiral inductors
    Cao, Y
    Groves, RA
    Huang, XJ
    Zamdmer, ND
    Plouchart, JO
    Wachnik, RA
    King, TJ
    Hu, CM
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (03) : 419 - 426
  • [6] A 2.17-dB NF 5-GHz-band monolithic CMOS LNA with 10-mW DC power consumption
    Chiu, HW
    Lu, SS
    Lin, YS
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2005, 53 (03) : 813 - 824
  • [7] Collette Y, 2003, MULTIOBJECTIVE OPTIM
  • [8] Normal-boundary intersection: A new method for generating the Pareto surface in nonlinear multicriteria optimization problems
    Das, I
    Dennis, JE
    [J]. SIAM JOURNAL ON OPTIMIZATION, 1998, 8 (03) : 631 - 657
  • [9] Efficient multiobjective synthesis of analog circuits using hierarchical pareto-optimal performance hypersurfaces
    Eeckelaert, T
    McConaghy, T
    Gielen, G
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 1070 - 1075
  • [10] A noise optimization technique for integrated low-noise amplifiers
    Goo, JS
    Ahn, HT
    Ladwig, DJ
    Yu, ZP
    Lee, TH
    Dutton, RW
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (08) : 994 - 1002