LOW-LEAKAGE FLIP-FLOPS BASED ON DUAL-THRESHOLD AND MULTIPLE LEAKAGE REDUCTION TECHNIQUES

被引:7
作者
Zhang, Weiqiang [1 ]
Su, Li [1 ]
Zhang, Yu [1 ]
Li, Linfeng [1 ]
Hu, Jianping [1 ]
机构
[1] Ningbo Univ, Fac Informat Sci & Technol, Ningbo 315211, Zhejiang, Peoples R China
关键词
Flip-flop; low power design; leakage reduction; DTCMOS; MTCMOS; STANDBY;
D O I
10.1142/S0218126611007128
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The scaling of transistor sizes has resulted in dramatic increase of leakage currents. The sub-threshold and gate leakages have now become a major contributor to total power dissipations. This paper presents two flip-flops based on dual-threshold CMOS and multiple leakage reduction techniques to reduce their leakage dissipations. In the DT-TG FF (Dual-Threshold Transmission Gate Flip-Flop), some transistors on non-critical paths use high-threshold devices to reduce their leakage currents, while the other transistors on critical paths use low-threshold devices to maintain performance. The MLRT FF (Multiple Leakage Reduction Technique Flip-Flop) uses P-type CMOS techniques, MTCMOS (Multi-Threshold CMOS) power-gating and dual-threshold technique to reduce both sub-threshold and gate leakage dissipations. Taken as an example, a practical sequential system realized with the two low-leakage flip-flops is demonstrated using a mode-5 x 5 x 5 counter. The simulation results show that the two flip-flops achieve considerable leakage reductions.
引用
收藏
页码:147 / 162
页数:16
相关论文
共 10 条
[1]   Standby and active leakage current control and minimization in CMOS VLSI circuits [J].
Fallah, F ;
Pedraw, M .
IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04) :509-519
[2]  
HEO S, 2007, J SEMICONDUCTOR TECH, V7, P2157
[3]  
Kao J., 2001, SOLID STATE CIRCUITS, P317
[4]  
KAO JT, 2001, SUBTHRESHOLD LEAKAGE
[5]   Standby power reduction using optimal supply voltage and body-bias voltage [J].
Kim, Kyung Ki ;
Kim, Yong-Bin .
IEICE ELECTRONICS EXPRESS, 2008, 5 (15) :556-561
[6]  
Kim NS, 2003, COMPUTER, V36, P68, DOI 10.1109/MC.2003.1250885
[7]  
LI LF, 2009, P MWSCAS CANC MEX, P539
[8]  
PEIRAVI A, 2008, WORLD APPL SCI J, V4, P617
[9]  
ZHANG WQ, 2009, P ISIC SING, P73
[10]  
Zhao W, 2006, ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, P585