Cost-Efficient Built-In Redundancy Analysis With Optimal Repair Rate for RAMs

被引:15
作者
Chen, Ting-Ju [1 ]
Li, Jin-Fu [2 ]
Tseng, Tsu-Wei [3 ]
机构
[1] Realtek Semicond Corp, Hsinchu 300, Taiwan
[2] Natl Cent Univ, Dept Elect Engn, Adv Reliable Syst Lab, Jhongli 320, Taiwan
[3] Ind Technol Res Inst, Informat & Commun Res Lab, Hsinchu 31040, Taiwan
关键词
Built-in redundancy analysis (BIRA); built-in self-repair (BISR); built-in self-test; local bitmap; RAMs; redundancy; EMBEDDED-MEMORY TEST; SELF-REPAIR; INFRASTRUCTURE IP; SCHEME;
D O I
10.1109/TCAD.2011.2181510
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Built-in self-repair (BISR) techniques are widely used for the repair of embedded memories. One of the key components of a BISR circuit is the built-in redundancy-analysis (BIRA) module, which allocates redundancies according to the designed redundancy analysis algorithm. Thus, the BIRA module affects the repair rate of the BISR circuit. Existing BIRA schemes for RAMs can provide the optimal repair rate (the ratio of the number of repaired RAMs to the number of defective RAMs), but they require either high area cost or multiple test runs. This paper proposes a BIRA scheme for RAMs, which can provide the optimal repair rate using very low area cost and single test run. Furthermore, the BIRA is designed as reconfigurable such that it can be shared by multiple RAMs. Experimental results show that the area cost for implementing the proposed BIRA scheme is much lower than that of existing BIRA schemes with optimal repair rate. A test chip is also implemented to demonstrate the proposed BIRA scheme.
引用
收藏
页码:930 / 940
页数:11
相关论文
共 36 条
[1]  
Aitken R, 2003, REC IEEE INT WKSHP M, P72
[2]  
Bhavsar D. K., 1999, International Test Conference 1999. Proceedings (IEEE Cat. No.99CH37034), P311, DOI 10.1109/TEST.1999.805645
[3]   A built-in redundancy-analysis scheme for random access memories with two-level redundancy [J].
Chang, Da-Ming ;
Li, Jin-Fu ;
Huang, Yu-Jen .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (1-3) :181-192
[4]   A FAULT-DRIVEN, COMPREHENSIVE REDUNDANCY ALGORITHM [J].
DAY, JR .
IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (03) :35-44
[5]  
Du XG, 2004, 17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, P895
[6]   Memory Built-In Self-Repair Planning Framework for RAMs in SoCs [J].
Hou, Chih-Sheng ;
Li, Jin-Fu ;
Tseng, Tsu-Wei .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (11) :1731-1743
[7]   ProTaR: An infrastructure IP for repairing RAMs in system-on-chips [J].
Huang, Chao-Da ;
Li, Jin-Fu ;
Tseng, Tsu-Wei .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (10) :1135-1143
[8]   Built-in redundancy analysis for memory yield improvement [J].
Huang, CT ;
Wu, CF ;
Li, JF ;
Wu, CW .
IEEE TRANSACTIONS ON RELIABILITY, 2003, 52 (04) :386-399
[9]  
Jaeyong Chung, 2010, 2010 28th VLSI Test Symposium (VTS 2010), P33, DOI 10.1109/VTS.2010.5469625
[10]   A Fast Built-in Redundancy Analysis for Memories With Optimal Repair Rate Using a Line-Based Search Tree [J].
Jeong, Woosik ;
Kang, Ilkwon ;
Jin, Kyowon ;
Kang, Sungho .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (12) :1665-1678