A wide-range multiphase delay-locked loop using mixed-mode VCDLs

被引:6
作者
Yang, RJ [1 ]
Liu, SI
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
DLL; clock generation; wide range; duty cycle correction;
D O I
10.1093/ietele/e88-c.6.1248
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A wide-range multiphase delay-locked loop (DLL) using mixed-mode voltage-controlled delay lines (VCDLs) is presented. An edge-triggered duty cycle corrector is introduced to generate output clocks with 50% duty cycle. This DLL using an analog 3-states phase-frequency detector (PFD) and the proposed digital PFD can achieve low jitter operation over a wide frequency range without harmonic locking problems. It has been fabricated in a standard 0.25-mu m CMOS technology and occupies a core area of 1 mm(2) including the on-chip regulator and loop filter. For reference clocks from 20 MHz to 550 MHz, all the measured rms and peak-to-peak jitters are below 10 ps and 78 ps, respectively.
引用
收藏
页码:1248 / 1252
页数:5
相关论文
共 12 条
[1]   A wide-range delay-locked loop with a fixed latency of one clock cycle [J].
Chang, HH ;
Lin, JW ;
Yang, CY ;
Liu, SI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (08) :1021-1027
[2]   A 900-MHz local oscillator using a DLL-based frequency multiplier technique for PCS applications [J].
Chien, G ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1996-1999
[3]   A fast-lock mixed-mode DLL using a 2-b SAR algorithm [J].
Dehng, GK ;
Lin, JW ;
Liu, SI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (10) :1464-1471
[4]  
FOLEY DJ, 2000, IEEE INT S CIRCUITS, V3, P249
[5]  
JUNG YJ, 2001, IEEE J SOLID-ST CIRC, V36, P417
[6]   A low-power small-area ±7.28-ps-jitter 1-GHz DLL-based clock generator [J].
Kim, C ;
Hwang, IC ;
Kang, SM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) :1414-1420
[7]   A 64-Mbit, 640-MByte/s bidirectional data strobed, double-data-rate SDRAM with a 40-mW DLL for a 256-MByte memory system [J].
Kim, CH ;
Lee, JH ;
Lee, JB ;
Kim, BS ;
Park, CS ;
Lee, SB ;
Lee, SY ;
Park, CW ;
Roh, JG ;
Nam, HS ;
Kim, DG ;
Lee, DY ;
Jung, TS ;
Yoon, H ;
Cho, SI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (11) :1703-1710
[8]   Adaptive supply serial links with sub-I-V operation and per-pin clock recovery [J].
Kim, J ;
Horowitz, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) :1403-1413
[9]   A low-noise fast-lock phase-locked loop with adaptive bandwidth control [J].
Lee, J ;
Kim, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (08) :1137-1145
[10]   Jitter transfer characteristics of delay-locked loops - Theories and design techniques [J].
Lee, MJE ;
Dally, WJ ;
Greer, T ;
Ng, HT ;
Farjad-Rad, R ;
Poulton, J ;
Senthinathan, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (04) :614-621