Scaling embedded EEPROMs for the integration in deep submicron technologies

被引:0
|
作者
Duffy, R [1 ]
Concannon, A [1 ]
Mathewson, A [1 ]
Lane, B [1 ]
机构
[1] Natl Univ Ireland Univ Coll Cork, Natl Microelect Res Ctr, Cork, Ireland
关键词
embedded nonvolatile memory; submicron geometries; scaling issues; short channel effects; disturbs;
D O I
10.1016/S0026-2692(00)00074-4
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Applications such as systems-on-chip and memory cards require embedded code storage at increasingly small dimensions. In this work a study of scaling embedded EEPROM cells for the integration in deep submicron technologies is undertaken. A well-structured methodology will be proposed and applied to a number of different EEPROM cell types that have been integrated successfully in submicron CMOS processes to date. When scaling embedded nonvolatile memories it is difficult to generate accurate scaling laws or general rules because the performance targets and operating requirements of the memory cells are strongly dependent on the application and process technology in which they are to be integrated. It is possible to generate rules that are application or process technology specific, but it is the aim here to evaluate the scaling of these embedded EEPROMs without a particular application or process technology in mind. (C) 2000 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:35 / 42
页数:8
相关论文
共 50 条
  • [31] Cache array architecture optimization at deep submicron technologies
    Zeng, AY
    Rose, K
    Gutmann, RJ
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 320 - 325
  • [32] ANALYSIS OF A HETEROJUNCTION MOSFET STRUCTURE FOR DEEP-SUBMICRON SCALING
    HARELAND, SA
    TASCH, AF
    MAZIAR, CM
    COMPOUND SEMICONDUCTORS 1994, 1995, (141): : 807 - 812
  • [33] The impact of scaling down to deep submicron on CMOS RF circuits
    Huang, QT
    Piazza, F
    Orsatti, P
    Ohguro, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (07) : 1023 - 1036
  • [34] Integration of metal masking and etching for deep submicron patterning
    Gabriel, CT
    Kim, RY
    Baker, DC
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A, 2000, 18 (04): : 1420 - 1424
  • [35] RF integration into CMOS and deep-submicron challenges
    Svensson, C
    Soumyanath, K
    Kaiser, B
    Vasudev, PK
    Carley, LR
    Kalter, H
    Ackland, B
    IEEE DESIGN & TEST OF COMPUTERS, 1999, 16 (03): : 112 - 116
  • [36] RF-distortion in deep-submicron CMOS technologies
    van Langevelde, R
    Tiemeijer, LF
    Havens, RJ
    Knitel, MJ
    Roes, RFM
    Woerlee, PH
    Klaassen, DBM
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 807 - 810
  • [37] ESD production for deep submicron triple well CMOS technologies
    Nikolaidis, T
    Papadas, C
    ELECTRONICS LETTERS, 1999, 35 (23) : 2025 - 2027
  • [38] SEE Characterization and Mitigation in Ultra-Deep Submicron Technologies
    Mavis, David G.
    Eaton, Paul H.
    Sibley, M. D.
    2009 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2009, : 105 - 112
  • [39] High-performance, deep-submicron CMOS technologies
    Sugii, T
    Deura, M
    Nara, Y
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1996, 32 (01): : 85 - 93
  • [40] Interconnect crosstalk noise evaluation in deep-submicron technologies
    Liu, Xiaoxiao
    Ma, Guangsheng
    Shao, Jingbo
    Yang, Zhi
    Wang, Guanjun
    MICROELECTRONICS RELIABILITY, 2009, 49 (02) : 170 - 177