A 1.8-V 6.5-GHz Low Power Wide Band Single-Phase Clock CMOS 2/3 Prescaler

被引:5
作者
Krishna, M. Vamshi [1 ]
Boon, C. C. [1 ]
Yeo, K. S. [1 ]
Lim, Wei Meng [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
来源
53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS | 2010年
关键词
DFF; frequency synthesizer; E-TSPC; true single-phase clock(TSPC); high speed digital circuits; Dual modulus prescalers; FREQUENCY-DIVIDER; LOCKED LOOP; SYNTHESIZER;
D O I
10.1109/MWSCAS.2010.5548580
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, the switching and short-circuit power consumption and the operating frequency of the extended true single-phase clock (E-TSPC) based divide-by-2/3 prescaler is investigated. Based on this analysis, a new ultra low power wide band 2/3 prescaler is proposed and implemented using a GlobalFoundries 0.18 mu m CMOS technology. Compared with the existing E-TSPC architectures, the proposed 2/3 prescaler is capable of operating up to 6.5 GHz and eliminates the switching and short circuit power of the first D flip-flop (DFF) during the divide-by-2 operation and also the short-circuit power consumption in the first stage of the second D flip-flop. When compared under the same technology at supply voltage of 1.8-V, a 50% reduction in total power consumption is achieved during divide-by-2 operation. The proposed divide-by-2/3 unit consumes a power of 1 mW and 1.8 mW during divide-by-2 and divide-by-3 modes respectively.
引用
收藏
页码:149 / 152
页数:4
相关论文
共 10 条
[1]   A 5-GHz CMOS Frequency Synthesizer With an Injection-Locked Frequency Divider and Differential Switched Capacitors [J].
Deng, Ping-Yuan ;
Kiang, Jean-Fu .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (02) :320-326
[2]   A 21-GHz 8-modulus prescaler and a 20-GHz phase-locked loop fabricated in 130-nm CMOS [J].
Ding, Yanping ;
O, Kenneth K. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (06) :1240-1249
[3]  
Ji-ren Y., 1989, IEEE J SOLID-ST CIRC, V24, P62
[4]   Design and Analysis of Ultra Low Power True Single Phase Clock CMOS 2/3 Prescaler [J].
Krishna, Manthena Vamshi ;
Do, Manh Anh ;
Yeo, Kiat Seng ;
Boon, Chirn Chye ;
Lim, Wei Meng .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (01) :72-82
[5]   A 1-V24-GHz 17.5-mW phase-locked loop in a 0.18-μm CMOS process [J].
Ng, Alan W. L. ;
Leung, Gerry C. T. ;
Kwok, Ka-Chun ;
Leung, Lincoln L. K. ;
Luong, Howard C. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) :1236-1244
[6]   A 13.5-mW 5-GHz frequency synthesizer with dynamic-logic frequency divider [J].
Pellerano, S ;
Levantino, S ;
Samori, C ;
Lacaita, AL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (02) :378-383
[7]  
RaBaey J.M, 2003, ELECT VLSI
[9]   A 1-V 2.5-mW 5.2-GHz frequency divider in a 0.35-μm CMOS process [J].
Wong, JMC ;
Cheung, VSL ;
Luong, HC .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (10) :1643-1648
[10]  
YU, 2006, IEEE T MICROWAVE THE, V54