A high-speed transceiver architecture implementable as synthesizable IP core

被引:0
作者
Wortmann, A [1 ]
Simon, S [1 ]
Müller, M [1 ]
机构
[1] ZIMT, D-28199 Bremen, Germany
来源
DESIGNERS' FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION | 2004年
关键词
D O I
10.1109/DATE.2004.1269197
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this work, a synthesizable architecture for serial high speed transceiver is presented, which can be implemented on register-transfer level (RTL) with standard hardware description languages (HDL). The proposed implementation as a soft IP macro can be synthesized applying a semi-custom design flow, widely used in industry whenever possible. Generally, the implementation of high speed transceivers is a typical domain of a full custom design style because the timing critical parts are realized by dedicated transistor level design of the PLL/DLL based architectures. Compared to this method, the design productivity can be enhanced significantly, with the usage of this soft IP macro. With the presented implementation, data rates of about 1 GBit/s can be achieved. This is certainly less compared to full custom implementations. Nevertheless, this is an appealing solution for short design time and low cost design, if the achieved data rate is sufficient. In addition, current research show that data rates above the mentioned result can be achieved.
引用
收藏
页码:46 / 51
页数:6
相关论文
共 14 条
[1]  
CAO M, 2002, INT SOL STAT CIRC C
[2]  
CHINNERY D, 2000, DES AUT C
[3]   High-speed electrical signaling: Overview and limitations [J].
Horowitz, M ;
Yang, CKK ;
Sidiropoulos, S .
IEEE MICRO, 1998, 18 (01) :12-24
[4]  
JOHNSON, 1993, HIGH SPEED DIGITAL D
[5]  
KURISU F, 1999, IEICE T ELECT, V82
[6]  
RICH S, 2001, DES AUT C
[7]  
RICHARDSON N, 2002, DES AUT C
[8]  
RYLYAKOV M, 2002, INT SOL STAT CIRC C
[9]  
SHEPARD K, 1999, IEEE T CAD ICAS, V18
[10]  
SONG SJ, 2003, IEEE J SOLID STATE C, V38