The Design of All-Digital Polar Transmitter Based on ADPLL and Phase Synchronized ΔΣ Modulator

被引:31
|
作者
Chen, Jian [1 ]
Rong, Liang [1 ]
Jonsson, Fredrik [1 ]
Yang, Geng [1 ]
Zheng, Li-Rong [1 ,2 ]
机构
[1] Royal Inst Technol, ICT Sch KTH, IPack Vinn Excellence Ctr, Stockholm, Sweden
[2] Fudan Univ, State Key Lab ASICs & Syst, Shanghai 200433, Peoples R China
关键词
ADPLL; all digital; CMOS; class-C DCO; class-D PA; Delta Sigma; polar transmitter; ARCHITECTURE;
D O I
10.1109/JSSC.2012.2186720
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An improved architecture of polar transmitter (TX) is presented. The proposed architecture is digitally-intensive and mainly composed of an all-digital PLL (ADPLL) for phase modulation, a 1-bit low-pass delta sigma Delta Sigma modulator for envelop modulation, and a H-bridge class-D power amplifier (PA) for differential signaling. The Delta Sigma modulator is clocked using the phase modulated RF carrier to ensure phase synchronization between the amplitude and phase path, and to guarantee the PA is switching at zero crossings of the output current. An on-chip pre-filter is used to reduce the parasitic capacitance from packages at the switch stage output. The high over sampling ratio of the Delta Sigma modulator move quantization noise far away from the carrier frequency, ensuring good in-band performance and relax filter requirements. The on-chip filter also acts as impedance matching and differential to single-ended conversion. The measured digital transmitter consumes 58 mW from a 1-V supply at 6.8 dBm output power.
引用
收藏
页码:1154 / 1164
页数:11
相关论文
共 50 条
  • [21] Scalable Resource Optimized LUT-Based All-Digital Transmitter
    Pereira, Samuel Santos
    Almeida, Luis Filipe
    Cordeiro, Rui F. F.
    Oliveira, Arnaldo S. R.
    Monteiro, Paulo P. P.
    Carvalho, Nuno Borges
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (08) : 3212 - 3220
  • [22] All-digital Transmitter Based Antenna Array with Reduced Hardware Complexity
    Dinis, Daniel C.
    Oliveira, Arnaldo S. R.
    Vieira, Jose
    2017 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2017, : 153 - 156
  • [23] All-Digital Phase Locked Loop Design Assistant
    Balcioglu, Yalcin
    Dundar, Gunhan
    2015 INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2015,
  • [24] An All-digital, Cyclic and Synthesizable TDC in the ADPLL-based Clocking Digital Systems for Multidomain Power Management
    Chen, Shao-Hua
    Lin, Ming-Bo
    Advance Materials Development and Applied Mechanics, 2014, 597 : 515 - 518
  • [25] A FM-Radio Transmitter Concept based on an All-digital PLL
    Neyer, Andreas
    Thiel, Bjoern Thorsten
    Heinen, Stefan
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 192 - +
  • [26] NEW UNIVERSAL ALL-DIGITAL CPM MODULATOR
    KOPTA, A
    BUDISIN, S
    JOVANOVIC, V
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1987, 35 (04) : 458 - 462
  • [27] A phase coherent all-digital transmitter and receiver for underwater acoustic communication systems
    Choi, Y
    Park, JW
    Kim, SM
    Lim, YK
    PROCEEDINGS OF THE 35TH SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2003, : 79 - 83
  • [28] All-Digital RF I/Q Modulator
    Alavi, Morteza S.
    Staszewski, Robert Bogdan
    de Vreede, Leo C. N.
    Visweswaran, Akshay
    Long, John R.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (11) : 3513 - 3526
  • [29] Design of an All-Digital Synchronized Frequency Multiplier Based on a Dual-Loop (D/FLL) Architecture
    Assaad, Maher
    Alser, Mohammed H.
    VLSI DESIGN, 2012,
  • [30] A LOW-POWER ALL-DIGITAL PHASE MODULATOR PAIR FOR LINC TRANSMITTERS
    Tsai, Ping-Yuan
    Chen, Tsan-Wen
    Lee, Chen-Yi
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 48 - 51