The Design of All-Digital Polar Transmitter Based on ADPLL and Phase Synchronized ΔΣ Modulator

被引:31
作者
Chen, Jian [1 ]
Rong, Liang [1 ]
Jonsson, Fredrik [1 ]
Yang, Geng [1 ]
Zheng, Li-Rong [1 ,2 ]
机构
[1] Royal Inst Technol, ICT Sch KTH, IPack Vinn Excellence Ctr, Stockholm, Sweden
[2] Fudan Univ, State Key Lab ASICs & Syst, Shanghai 200433, Peoples R China
关键词
ADPLL; all digital; CMOS; class-C DCO; class-D PA; Delta Sigma; polar transmitter; ARCHITECTURE;
D O I
10.1109/JSSC.2012.2186720
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An improved architecture of polar transmitter (TX) is presented. The proposed architecture is digitally-intensive and mainly composed of an all-digital PLL (ADPLL) for phase modulation, a 1-bit low-pass delta sigma Delta Sigma modulator for envelop modulation, and a H-bridge class-D power amplifier (PA) for differential signaling. The Delta Sigma modulator is clocked using the phase modulated RF carrier to ensure phase synchronization between the amplitude and phase path, and to guarantee the PA is switching at zero crossings of the output current. An on-chip pre-filter is used to reduce the parasitic capacitance from packages at the switch stage output. The high over sampling ratio of the Delta Sigma modulator move quantization noise far away from the carrier frequency, ensuring good in-band performance and relax filter requirements. The on-chip filter also acts as impedance matching and differential to single-ended conversion. The measured digital transmitter consumes 58 mW from a 1-V supply at 6.8 dBm output power.
引用
收藏
页码:1154 / 1164
页数:11
相关论文
共 24 条
  • [1] [Anonymous], IEEE RFIC S JUN
  • [2] Chen J., 2007, PROC IEEE NORCHIP, P1
  • [3] A Low Power, Startup Ensured and Constant Amplitude Class-C VCO in 0.18 μm CMOS
    Chen, Jian
    Jonsson, Fredrik
    Carlsson, Mats
    Hedenas, Charlotta
    Zheng, Li-Rong
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2011, 21 (08) : 427 - 429
  • [4] Chen Jufang, 2011, Proceedings of the International Conference on Advanced Manufacturing Technology 2011 (ATDM 2011), P1, DOI 10.1049/cp.2011.1029
  • [5] Cheng Jen-Po., 2010, Wireless Communications and Networking Conference (WCNC), 2010 IEEE, P1
  • [6] A ΔΣ-Digitized polar RF transmitter
    Choi, Jinsung
    Yim, Jounghyun
    Yang, Jinho
    Kim, Jingook
    Cha, Jeonghyun
    Kang, Daehyun
    Kim, Dongsu
    Kim, Bumman
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2007, 55 (12) : 2679 - 2690
  • [7] A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line
    Dudek, P
    Szczepanski, S
    Hatfield, JV
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) : 240 - 247
  • [8] A polar modulator transmitter for EDGE
    Elliott, M
    Montalvo, T
    Murden, F
    Jeffries, B
    Strange, J
    Atkinson, S
    Hill, A
    Nandipaku, S
    Harrebek, J
    [J]. 2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 190 - 191
  • [9] Gardner F.M., 1979, PHASELOCK TECHNIQUES
  • [10] Design issues in CMOS differential LC oscillators
    Hajimiri, A
    Lee, TH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 717 - 724