The Design of All-Digital Polar Transmitter Based on ADPLL and Phase Synchronized ΔΣ Modulator

被引:31
|
作者
Chen, Jian [1 ]
Rong, Liang [1 ]
Jonsson, Fredrik [1 ]
Yang, Geng [1 ]
Zheng, Li-Rong [1 ,2 ]
机构
[1] Royal Inst Technol, ICT Sch KTH, IPack Vinn Excellence Ctr, Stockholm, Sweden
[2] Fudan Univ, State Key Lab ASICs & Syst, Shanghai 200433, Peoples R China
关键词
ADPLL; all digital; CMOS; class-C DCO; class-D PA; Delta Sigma; polar transmitter; ARCHITECTURE;
D O I
10.1109/JSSC.2012.2186720
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An improved architecture of polar transmitter (TX) is presented. The proposed architecture is digitally-intensive and mainly composed of an all-digital PLL (ADPLL) for phase modulation, a 1-bit low-pass delta sigma Delta Sigma modulator for envelop modulation, and a H-bridge class-D power amplifier (PA) for differential signaling. The Delta Sigma modulator is clocked using the phase modulated RF carrier to ensure phase synchronization between the amplitude and phase path, and to guarantee the PA is switching at zero crossings of the output current. An on-chip pre-filter is used to reduce the parasitic capacitance from packages at the switch stage output. The high over sampling ratio of the Delta Sigma modulator move quantization noise far away from the carrier frequency, ensuring good in-band performance and relax filter requirements. The on-chip filter also acts as impedance matching and differential to single-ended conversion. The measured digital transmitter consumes 58 mW from a 1-V supply at 6.8 dBm output power.
引用
收藏
页码:1154 / 1164
页数:11
相关论文
共 50 条
  • [1] A Modified All-Digital Polar PWM Transmitter
    Pasha, Muhammad Touqir
    Ul Haque, Muhammad Fahim
    Ahmad, Jahanzeb
    Johansson, Ted
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (02) : 758 - 768
  • [2] All-Digital Outphasing Modulator for a Software-Defined Transmitter
    Heidari, Mohammad E.
    Lee, Minjae
    Abidi, Asad A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) : 1260 - 1271
  • [3] An all-digital phase-locked loop (ADPLL)-based clock recovery circuit
    Hsu, TY
    Shieh, BJ
    Lee, CY
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (08) : 1063 - 1073
  • [4] A 486 μW All-Digital Bluetooth Low Energy Transmitter with Ring Oscillator Based ADPLL for IoT applications
    Chen, Xing
    Breiholz, Jacob
    Yahya, Farah
    Lukas, Christopher
    Kim, Hun-Seok
    Calhoun, Benton
    Wentzloff, David
    PROCEEDINGS OF THE 2018 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2018, : 168 - 171
  • [5] An All-Digital PWM Transmitter With Enhanced Phase Resolution
    Pasha, Muhammad Touqir
    Ul Haque, Muhammad Fahim
    Ahmad, Jahanzeb
    Johansson, Ted
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (11) : 1634 - 1638
  • [6] All-digital out-phasing modulator for a software-defined transmitter
    Heidari, Mohammad. E.
    Lee, Minjae
    Abidi, Asad A.
    2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 98 - 99
  • [7] All-digital out-phasing modulator for a software-defined transmitter
    Heidari, Mohammad. E.
    Lee, Minjae
    Abidi, Asad A.
    2008 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2008, : 79 - 80
  • [8] An Agile LUT-Based All-Digital Transmitter
    Yang, Jun
    Yang, Si Yuan
    Chen, Zi Hao
    Zhang, Xiu Yin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 5550 - 5560
  • [9] Wideband All-digital Transmitter Based on Multicore DSM
    Cordeiro, R. F.
    Oliveira, Arnaldo S. R.
    Vieira, Jose
    Oliveira e Silva, Tomas
    2016 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2016,
  • [10] Design and Simulation of FPGA based All Digital phase locked loop (ADPLL)
    Edway, Shruti
    Manjunath, R. K.
    PROCEEDINGS OF THE 2017 3RD INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT), 2017, : 259 - 263