Software-based self-test methodology for crosstalk faults in processors

被引:3
作者
Bai, XL [1 ]
Chen, L [1 ]
Dey, S [1 ]
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, San Diego, CA 92103 USA
来源
EIGHTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS | 2003年
关键词
D O I
10.1109/HLDVT.2003.1252468
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Due to signal integrity problem's inherent sensitivity to timing, power supply voltage and temperature, it is desirable to test AC failures such as crosstalk-induced errors at operational speed and in the circuit's natural operational environment. To overcome the daunting cost and increasing performance hindrance of high-speed external testers, Software-Based Self-Test (SBST) is proposed as a high-quality low-cost at-speed testing solution for AC failures in programmable processors and System-on-Chips (SoC). SBST utilizes low-cost testers, applies tests and captures test responses in the natural operational environment. Hence SBST avoids artificial testing environment and external tester induced inaccuracies. Different from testing for stuck-at faults, testing for crosstalk faults requires a sequence of test vectors delivered at the operational speed. SBST applies tests in functional mode using instructions. Different instructions impose different controllability and observability constraints on a module-under-test (MUT). The complexity of searching for an appropriate sequence of instructions and operands becomes prohibitively high. In this paper, we propose a novel methodology to conquer the complexity challenge by efficiently combining structural test generation technique with instruction-level constrains. MUT in several time frames is automatically flattened and augmented with Super Virtual Constraint Circuits (SuperVCCs), which guide an automatic test pattern generation (ATPG) tool to select appropriate test instructions and operands. The proposed methodology enables automatic test program generation and high-fidelity test solution for AC failures. Experimental results are shown on a commercial embedded processor (Xensa(TM) from Tensilica Inc).
引用
收藏
页码:11 / 16
页数:6
相关论文
共 22 条
[1]  
[Anonymous], 2001, INT TECHNOLOGY ROADM
[2]  
Bai XL, 2003, INT TEST CONF P, P112
[3]  
Bai XL, 2003, 4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, P177
[4]   Instruction randomization self test for processor cores [J].
Batcher, K ;
Papachristou, C .
17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, :34-40
[5]  
Chen L., 2000, Proceedings 18th IEEE VLSI Test Symposium, P255, DOI 10.1109/VTEST.2000.843853
[6]   Software-based self-testing methodology for processor cores [J].
Chen, L ;
Dey, S .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (03) :369-380
[7]  
CHENL, 2003, P DES AUT C JUN, P548
[8]  
Dervisoglu B. I., 1991, Proceedings. International Test Conference 1991 (IEEE Cat. No.91CH3032-0), P365, DOI 10.1109/TEST.1991.519696
[9]   Test program synthesis for path delay faults in microprocessor cores [J].
Lai, WC ;
Krstic, A ;
Cheng, KT .
INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, :1080-1089
[10]  
LAI WC, 2002, THESIS UC SANTA BARB