An Architecture With Pipelined Background Suppression and In-Situ Noise Cancelling for 2D/3D CMOS Image Sensor

被引:21
作者
Choi, Jaehyuk [1 ]
Shin, Jungsoon [1 ]
Kang, Byongmin [1 ]
机构
[1] Samsung Adv Inst Technol, Yongin 446712, Gyeonggi, South Korea
关键词
Background suppression; CMOS image sensor; demodulation pixel; depth sensor; dynamic range; in-pixel capacitor; programmable gain amplifier; range finding; shared pixel; architecture; three-dimensional image sensor; time-of-flight; OF-INTEREST; ALGORITHM;
D O I
10.1109/TCSI.2014.2346112
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a CMOS image sensor with integrated background suppression scheme for detecting small signals out of unwanted background signals. For the background suppression, differential signals with suppressed common-mode background signals are sampled within a short sub-sensing time in order to avoid the saturation from strong background signals. Analog differential signals are digitally accumulated multiple times in one integration time for high SNR. The column-parallel background suppression circuits are pipelined in order to achieve short sub-sensing time. Moreover, additional operations for the noise cancelling are merged with the background suppression and no extra timing for the noise cancelling is required during the sub-sensing time. In order to suppress stronger background signals, sensitivity can be adjusted to be decreased using in-pixel capacitors when strong background signals are present. The prototype image sensor with 1328 1008 pixel array has been fabricated with a 0.11 mu m 1P4M CIS process. We have successfully captured images from the fabricated sensor chip with strong background signal over 10 klx scene illuminance without optical filters. The background-to-signal ratio is 32.1 dB.
引用
收藏
页码:100 / 109
页数:10
相关论文
共 17 条
  • [1] A 1/3" VGA linear wide dynamic range CMOS image sensor implementing a predictive multiple sampling algorithm with overlapping integration intervals
    Acosta-Serafini, PM
    Masaki, I
    Sodini, CG
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (09) : 1487 - 1496
  • [2] Byungchul Jang, 2009, 2009 IEEE International Solid-State Circuits Conference (ISSCC 2009), P436, DOI 10.1109/ISSCC.2009.4977495
  • [3] Cho J., 2013, IEEE S VLSI CIRC JUN, P6
  • [4] A spatial-temporal multiresolution CMOS image sensor with adaptive frame rates for tracking the moving objects in region-of-interest and suppressing motion blur
    Choi, Jaehyuk
    Han, Sang-Wook
    Kim, Seong-Jin
    Chang, Sun-Il
    Yoon, Euisik
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (12) : 2978 - 2989
  • [5] A 3.4-μW Object-Adaptive CMOS Image Sensor With Embedded Feature Extraction Algorithm for Motion-Triggered Object-of-Interest Imaging
    Choi, Jaehyuk
    Park, Seokjun
    Cho, Jihyun
    Yoon, Euisik
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (01) : 289 - 300
  • [6] A 0.18-/μm CMOS bioluminescence detection lab-on-chip
    Eltoukhy, H
    Salama, K
    El Gamal, A
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (03) : 651 - 662
  • [7] Kang-Ho Lee, 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P120, DOI 10.1109/ISSCC.2012.6176945
  • [8] Kim S.-J., 2012, 2012 IEEE INT SOLID, P396, DOI DOI 10.1109/ISSCC
  • [9] A CMOS Image Sensor Based on Unified Pixel Architecture With Time-Division Multiplexing Scheme for Color and Depth Image Acquisition
    Kim, Seong-Jin
    Kim, James D. K.
    Kang, Byongmin
    Lee, Keechang
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) : 2834 - 2845
  • [10] 1/4-inch 2-Mpixel MOS image sensor with 1.75 transistors/pixel
    Mori, M
    Katsuno, M
    Kasuga, S
    Murata, T
    Yamaguchi, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (12) : 2426 - 2430