Design of a practical fault-tolerant adder in QCA

被引:77
作者
Kumar, Dharmendra [1 ]
Mitra, Debasis [1 ]
机构
[1] Natl Inst Technol, Dept Informat Technol, Durgapur 713209, India
来源
MICROELECTRONICS JOURNAL | 2016年 / 53卷
关键词
Quantum-dot cellular automata; Fault-tolerance; Adder; DOT CELLULAR-AUTOMATA; POWER DISSIPATION; MAJORITY LOGIC; FULL-ADDER; QUANTUM; IMPLEMENTATION; CIRCUITS;
D O I
10.1016/j.mejo.2016.04.004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Quantum-dot cellular automata (QCA) has emerged as an attractive alternative to CMOS technology in nanoscale era. QCA-based circuits often suffer from various types of manufacturing defects and variations, and therefore, are unreliable and error-prone. Hence, developing fault-tolerant circuits are essential for their reliable realizations. Design of QCA adders have been studied extensively due to its frequent use in the construction of several computing subsystems including arithmetic and logical units (ALUs). Most of the existing QCA adder designs have ignored fault-tolerance against various defects relevant to QCA. Although, a few of them have studied the behavior of their design in presence of some possible defects, poor defect coverage and/or low fault-tolerance make them unsuitable for practical realizations. In this paper, we propose a QCA adder that shows significant fault-tolerance against all types of cell misplacement defects such as cell omission, cell displacement, cell misalignment and extra/additional cell deposition. In order to judge practical realizability of the proposed design, we have compared it with the existing adders in terms of both fault-tolerance and other commonly accepted design metrics such as area, delay, complexity, cost of fabrication, and irreversible power dissipation. The detailed comparative study reveals that the proposed adder not only offers significantly high degree of fault-tolerance but also performs fairly well as compared to the existing adders with respect to other design metrics too, thereby ensures practical realizability of the proposed adder. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:90 / 104
页数:15
相关论文
共 46 条
[1]   Coplanar Full Adder in Quantum-Dot Cellular Automata via Clock-Zone-Based Crossover [J].
Abedi, Dariush ;
Jaberipur, Ghassem ;
Sangsefidi, Milad .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2015, 14 (03) :497-504
[2]   Designing quantum-dot cellular automata counters with energy consumption analysis [J].
Angizi, Shaahin ;
Moaiyeri, Mohammad Hossein ;
Farrokhi, Shohreh ;
Navi, Keivan ;
Bagherzadeh, Nader .
MICROPROCESSORS AND MICROSYSTEMS, 2015, 39 (07) :512-520
[3]   Novel Robust Single Layer Wire Crossing Approach for Exclusive OR Sum of Products Logic Design with Quantum-Dot Cellular Automata [J].
Angizi, Shaahin ;
Alkaldy, Esam ;
Bagherzadeh, Nader ;
Navi, Keivan .
JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (02) :259-271
[4]  
[Anonymous], 2012, SCI RES ESSAYS, DOI [10.5897/SRE11.1182, DOI 10.5897/SRE11.1182]
[5]   Quantum Dot Cellular Automata Check Node Implementation for LDPC Decoders [J].
Awais, Muhammad ;
Vacca, Marco ;
Graziano, Mariagrazia ;
Roch, Massimo Ruo ;
Masera, Guido .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2013, 12 (03) :368-377
[6]  
Bhanja S., 2005, NSTI NAN C, P31
[7]   Power dissipation in clocking wires for clocked molecular quantum-dot cellular automata [J].
Blair, Enrique P. ;
Yost, Eric ;
Lent, Craig S. .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2010, 9 (01) :49-55
[8]   Adder and Multiplier Design in Quantum-Dot Cellular Automata [J].
Cho, Heumpil ;
Swartzlander, Earl E., Jr. .
IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (06) :721-727
[9]  
Dysart TJ., 2005, IEEE INT WORKSH DES, P1
[10]   Design and characterization of a new fault-tolerant full-adder for quantum-dot cellular automata [J].
Farazkish, Razieh ;
Khodaparast, Fatemeh .
MICROPROCESSORS AND MICROSYSTEMS, 2015, 39 (06) :426-433