Design of high-speed clock and data recovery circuits

被引:0
|
作者
Kok-Siang, Tan
Sulaiman, Mohd-Shahiman [1 ]
Hean-Teik, Chuah
Sachdev, Manoj
机构
[1] Multimedia Univ, Fac Engn, Cyberjaya 63100, Malaysia
[2] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
关键词
CDR; phase detector; Alexander; Hogge; CMOS; high-speed;
D O I
10.1007/s10470-007-9093-1
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This article describes the various architectures for a high-speed clock and data recovery (CDR) circuit. Following a brief introduction of clock and data recovery circuit, a phase detection circuit, one of the most critical blocks in a CDR that determines not only the performance but also the CDR architecture, is addressed. The descriptions start with the most basic XOR logic up to the phase-frequency detector circuit. Trade-offs of each of the phase detectors are outlined. Two types of dual loop CDR architecture are briefly introduced. Finally, full-rate and half rate CDR architectures are described.
引用
收藏
页码:15 / 23
页数:9
相关论文
共 50 条
  • [41] SiGe BiCMOS PAM-4 clock and data recovery circuit for high-speed serial communications
    Hsieh, MT
    Sobelman, GE
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 305 - 308
  • [42] A Software Defined High-Speed CameraLink Image Data Transmission System Based on Pixel Clock Recovery
    Kai Jiangyi Qin
    Xianbin Wang
    Yong Li
    Yuan Jiang
    Automatic Control and Computer Sciences, 2022, 56 : 403 - 410
  • [43] HIGH-SPEED COMMUNICATIONS CIRCUITS
    WILLIAMS, J
    EDN, 1991, 36 (23) : 233 - 241
  • [44] Asynchronous design for high-speed and low-power circuits
    Beerel, Peter A.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 669 - 669
  • [45] Design of CMOS CML circuits for high-speed broadband communications
    Green, MM
    Singh, U
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 204 - 207
  • [46] Design and Automatic Generation of High-Speed Circuits for Wireline Communications
    Han, Jaeduk
    Chang, Eric
    Alon, Elad
    2019 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2019, : 40 - 41
  • [47] Diverse access to the public network for high-speed data circuits
    Stanislevic, Howard
    Telecommunications (International Edition), 1991, 25 (01): : 65 - 68
  • [48] A novel architecture of recovered data comparison for high speed clock and data recovery
    Gao, S
    Li, F
    Wang, ZG
    Cui, HL
    Noise in Communication Systems, 2005, 5847 : 179 - 187
  • [49] A DIFFERENTIAL PLL ARCHITECTURE FOR HIGH-SPEED DATA RECOVERY
    CO, RS
    LIANG, JC
    OUYANG, KW
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 137 - 140
  • [50] Low-power clock-deskew buffer for high-speed digital circuits
    Liu, SI
    Lee, JH
    Tsao, HW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (04) : 554 - 558