Design of high-speed clock and data recovery circuits

被引:0
|
作者
Kok-Siang, Tan
Sulaiman, Mohd-Shahiman [1 ]
Hean-Teik, Chuah
Sachdev, Manoj
机构
[1] Multimedia Univ, Fac Engn, Cyberjaya 63100, Malaysia
[2] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
关键词
CDR; phase detector; Alexander; Hogge; CMOS; high-speed;
D O I
10.1007/s10470-007-9093-1
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This article describes the various architectures for a high-speed clock and data recovery (CDR) circuit. Following a brief introduction of clock and data recovery circuit, a phase detection circuit, one of the most critical blocks in a CDR that determines not only the performance but also the CDR architecture, is addressed. The descriptions start with the most basic XOR logic up to the phase-frequency detector circuit. Trade-offs of each of the phase detectors are outlined. Two types of dual loop CDR architecture are briefly introduced. Finally, full-rate and half rate CDR architectures are described.
引用
收藏
页码:15 / 23
页数:9
相关论文
共 50 条
  • [31] Analysis and Design of high bit rate Clock-and-Data Recovery Circuits in CMOS Technology
    Bremer, J-K
    Zemko, C.
    Schmackers, J.
    Mathis, W.
    ADVANCES IN RADIO SCIENCE, 2007, 5 : 215 - 219
  • [32] Design of high-speed circuits for optical communication systems
    Razavi, B
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 315 - 322
  • [33] A heavy-ion tolerant clock and data recovery circuit for satellite embedded high-speed data links
    Lapuyade, H.
    Mazouffre, O.
    Goumballa, B.
    Pignol, M.
    Malou, F.
    Neveu, C.
    Pouget, V.
    Deval, Y.
    Begueret, J. B.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (06) : 2080 - 2085
  • [34] Timed circuits: A new paradigm for high-speed design
    Myers, CJ
    Belluomini, W
    Killpack, K
    Mercer, E
    Peskin, E
    Zheng, H
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 335 - 340
  • [35] ULTRAFAST CLOCK RECOVERY TECHNIQUE FOR HIGH-SPEED OPTICAL PACKET NETWORKS
    FONG, TK
    CERISOLA, M
    HOFMEISTER, RT
    POGGIOLINI, P
    KAZOVSKY, LG
    ELECTRONICS LETTERS, 1995, 31 (19) : 1687 - 1688
  • [36] Clock and carrier recovery in high-speed coherent optical communication systems
    Amado, Sofia B.
    Ferreira, Ricardo
    Costa, Pedro S.
    Guiomar, Fernando P.
    Ziaie, Somayeh
    Teixeira, Antonio L.
    Muga, Nelson J.
    Pinto, Armando N.
    SECOND INTERNATIONAL CONFERENCE ON APPLICATIONS OF OPTICS AND PHOTONICS, 2014, 9286
  • [37] Burst mode all-digital high-speed clock recovery circuit and block clock recovery scheme
    Matsumto, Youchi
    Morikura, Masahiro
    Kato, Shuzo
    Electronics and Communications in Japan, Part I: Communications (English translation of Denshi Tsushin Gakkai Ronbunshi), 1993, 76 (07): : 70 - 80
  • [38] DESIGN AND PERFORMANCE OF CLOCK-RECOVERY GAAS ICS FOR HIGH-SPEED OPTICAL COMMUNICATION-SYSTEMS
    IMAI, Y
    SANO, E
    NAKAMURA, M
    ISHIHARA, N
    KIKUCHI, H
    ONO, T
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1993, 41 (05) : 745 - 751
  • [39] A Software Defined High-Speed CameraLink Image Data Transmission System Based on Pixel Clock Recovery
    Qin, Jiangyi
    Wang, Kai
    Li, Xianbin
    Jiang, Yong
    Zuo, Yuan
    AUTOMATIC CONTROL AND COMPUTER SCIENCES, 2022, 56 (05) : 403 - 410
  • [40] A non-sequential phase detector for PLL-based high-speed data/clock recovery
    Tang, YH
    Geiger, RL
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 428 - 431