Design of high-speed clock and data recovery circuits

被引:0
|
作者
Kok-Siang, Tan
Sulaiman, Mohd-Shahiman [1 ]
Hean-Teik, Chuah
Sachdev, Manoj
机构
[1] Multimedia Univ, Fac Engn, Cyberjaya 63100, Malaysia
[2] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
关键词
CDR; phase detector; Alexander; Hogge; CMOS; high-speed;
D O I
10.1007/s10470-007-9093-1
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This article describes the various architectures for a high-speed clock and data recovery (CDR) circuit. Following a brief introduction of clock and data recovery circuit, a phase detection circuit, one of the most critical blocks in a CDR that determines not only the performance but also the CDR architecture, is addressed. The descriptions start with the most basic XOR logic up to the phase-frequency detector circuit. Trade-offs of each of the phase detectors are outlined. Two types of dual loop CDR architecture are briefly introduced. Finally, full-rate and half rate CDR architectures are described.
引用
收藏
页码:15 / 23
页数:9
相关论文
共 50 条
  • [1] Design of high-speed clock and data recovery circuits
    Tan Kok-Siang
    Mohd-Shahiman Sulaiman
    Chuah Hean-Teik
    Manoj Sachdev
    Analog Integrated Circuits and Signal Processing, 2007, 52 : 15 - 23
  • [2] Challenges in the design of high-speed clock and data recovery circuits
    Razavi, B
    IEEE COMMUNICATIONS MAGAZINE, 2002, 40 (08) : 94 - 101
  • [3] An ASIC Design of a High-Speed Clock and Data Recovery Circuit
    Ng, Chi-Wai
    Yu, Kai-Hung
    Sham, Chiu-Wing
    Tse, C. K. Michael
    MEMS, NANO AND SMART SYSTEMS, PTS 1-6, 2012, 403-408 : 1218 - +
  • [4] The Design Techniques for High-Speed PAM4 Clock and Data Recovery
    Liao, Qiwen
    Qi, Nan
    Zhang, Zhao
    Liu, Liyuan
    Liu, Jian
    Wu, Nanjian
    Xiao, Xi
    Chiang, Patrick Yin
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 142 - 143
  • [5] High-speed baud-rate clock and data recovery
    Musa, Faisal A.
    Carusone, Anthony Chan
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 64 - 69
  • [6] CLOCK SYSTEM-DESIGN FOR HIGH-SPEED INTEGRATED-CIRCUITS
    NARAYAN, K
    ELECTRONIC ENGINEERING, 1994, 66 (814): : 39 - &
  • [7] Design and validation of a new high speed clock and data recovery circuit
    Ye, Guojing
    Sun, Man
    Guo, Gan
    Hong, Zhiliang
    Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2007, 27 (04): : 529 - 534
  • [8] Design of High-speed Clock Recovery Circuit for Burst-mode Applications
    Kim, Soojin
    Cho, Kyeongsoon
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 177 - 180
  • [9] Design of clock-recovery GaAs ICs for high-speed communication systems
    Univ of Aveiro, Aveiro, Portugal
    Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems, 1998, 3 : 205 - 208
  • [10] A novel half-rate architecture for high-speed clock and data recovery
    He, QR
    Feng, MT
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 351 - 354