On the drain bias dependence of long-channel silicon-on-insulator-based tunnel field-effect transistors

被引:2
作者
Fukuda, Koichi [1 ]
Mori, Takahiro [1 ]
Asai, Hidehiro [1 ]
Hattori, Junichi [1 ]
Mizubayashi, Wataru [1 ]
Morita, Yukinori [1 ]
Fuketa, Hiroshi [1 ]
Migita, Shinji [1 ]
Ota, Hiroyuki [1 ]
Masahara, Meishoku [1 ]
Endo, Kazuhiko [1 ]
Matsukawa, Takashi [1 ]
机构
[1] Natl Inst Adv Ind Sci & Technol, Nanoelect Res Inst, Tsukuba, Ibaraki 3058568, Japan
关键词
FET; PERFORMANCE; DESIGN; MODEL;
D O I
10.7567/JJAP.56.04CD04
中图分类号
O59 [应用物理学];
学科分类号
摘要
The drain bias dependence of tunnel field-effect transistors (TFETs) is examined on the basis of the measured characteristics and device simulation to understand the electrical behavior of TFETs. Our analyses focus on the long-channel silicon-on-insulator (SOI)-based TFETs as a good basis for further studies of short-channel effects, scaling issues, and more complicated device structures, such as multigate or nanowire TFETs. By device simulation, it is revealed that the drain bias dependence of the transfer characteristics of the measured TFETs is governed by two physical mechanisms: the density of states (DOS) occupancy factor, which depends on drain-to-source bias voltage, and channel electrostatic potential, which is limited by the drain bias through strong carrier accumulation. These mechanisms differ from the drain-induced barrier lowering (DIBL) of metal-oxide-semiconductor field-effect-transistors (MOSFETs), and cause a significant impact even in long-channel SOIs. Finally, the obtained insights are successfully implemented in a TFET compact model. (C) 2017 The Japan Society of Applied Physics
引用
收藏
页数:7
相关论文
共 36 条
  • [1] Analog performance investigation of dual electrode based doping-less tunnel FET
    Anand, Sunny
    Amin, S. Intekhab
    Sarin, R. K.
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (01) : 94 - 103
  • [2] [Anonymous], INT C ADV HUM MACH I
  • [3] [Anonymous], 2012, P INT C SISPAD
  • [4] [Anonymous], THESIS
  • [5] [Anonymous], INT J APPL ENG RES
  • [6] [Anonymous], INT WORKSH COMP EL
  • [7] [Anonymous], MICROSYSTEMS TECHNOL
  • [8] Length scaling of the Double Gate Tunnel FET with a high-K gate dielectric
    Boucart, Kathy
    Ionescu, Adrian Mihai
    [J]. SOLID-STATE ELECTRONICS, 2007, 51 (11-12) : 1500 - 1507
  • [9] A Review of Sharp-Switching Devices for Ultra-Low Power Applications
    Cristoloveanu, Sorin
    Wan, Jing
    Zaslavsky, Alexander
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2016, 4 (05): : 215 - 226
  • [10] A new analytical drain current model of cylindrical gate silicon tunnel FET with source δ-doping
    Dash, Sidhartha
    Jena, Biswajit
    Mishra, Guru Prasad
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2016, 97 : 231 - 241