Memory Considerations for Low Energy Ray Tracing

被引:18
作者
Kopta, D. [1 ]
Shkurko, K. [1 ]
Spjut, J. [1 ,2 ,3 ]
Brunvand, E. [1 ]
Davis, A. [1 ]
机构
[1] Univ Utah, Sch Comp, Salt Lake City, UT 84112 USA
[2] NVIDIA, Santa Clara, CA USA
[3] Harvey Mudd Coll, Dept Engn, Claremont, CA 91711 USA
基金
美国国家科学基金会;
关键词
architecture for accelerated graphics computing; hardware; graphics hardware; ray casting; tracing hardware;
D O I
10.1111/cgf.12458
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
We propose two hardware mechanisms to decrease energy consumption on massively parallel graphics processors for ray tracing. First, we use a streaming data model and configure part of the L2 cache into a ray stream memory to enable efficient data processing through ray reordering. This increases L1 hit rates and reduces off-chip memory energy substantially through better management of off-chip memory access patterns. To evaluate this model, we augment our architectural simulator with a detailed memory system simulation that includes accurate control, timing and power models for memory controllers and off-chip dynamic random-access memory . These details change the results significantly over previous simulations that used a simpler model of off-chip memory, indicating that this type of memory system simulation is important for realistic simulations that involve external memory. Secondly, we employ reconfigurable special-purpose pipelines that are constructed dynamically under program control. These pipelines use shared execution units that can be configured to support the common compute kernels that are the foundation of the ray tracing algorithm. This reduces the overhead incurred by on-chip memory and register accesses. These two synergistic features yield a ray tracing architecture that reduces energy by optimizing both on-chip and off-chip memory activity when compared to a more traditional approach.
引用
收藏
页码:47 / 59
页数:13
相关论文
共 65 条
  • [1] Aila T., 2010, P HIGH PERF GRAPH SA
  • [2] [Anonymous], 2012, UUCS1202
  • [3] [Anonymous], 1986, P ANN C COMP GRAPH I
  • [4] [Anonymous], 2013, KEYNOTE TALK HIGH PE
  • [5] Bigler J, 2006, RT 06: IEEE SYMPOSIUM ON INTERACTIVE RAY TRACING 2006, PROCEEDINGS, P187
  • [6] Boulos S., 2008, P S INT RAY TRAC IRT
  • [7] Boulos S., 2007, P GRAPHICS INTERFACE
  • [8] Brownlee C., 2013, Proceedings of the 13th Eurographics Symposium on Parallel Graphics and Visualization, EGPGV13, P65, DOI DOI 10.2312/EGPGV/EGPGV13/065-072
  • [9] Brownlee C., 2012, Eurographics Symposium on Parallel Graphics and Visualization, P41
  • [10] Chang C. -H., 2007, P GPGPU BOST MA US