Low-power and low-energy CNFET-based approximate full adder cell for image processing applications

被引:0
作者
Mehrabani, Yavar Safaei [1 ]
Maleknejad, Mojtaba [2 ]
Rostami, Danial [3 ]
Uoosefian, Hamid Reza [4 ]
机构
[1] Islamic Azad Univ, North Tehran Branch, Dept Comp Engn, Tehran, Iran
[2] Grad Univ Adv Technol, Dept Elect & Comp Engn, Kerman, Iran
[3] Shahid Beheshti Univ, Fac Elect & Comp Engn, Tehran, Iran
[4] Islamic Azad Univ, Naragh Branch, Dept Comp Engn, Naragh, Iran
关键词
Image processing; Low-power; CNFET; Full adder; Approximate; Low-energy; FIELD-EFFECT TRANSISTORS; COMPACT SPICE MODEL; HIGH-PERFORMANCE; INCLUDING NONIDEALITIES; HIGH-SPEED; DESIGN; ELECTRONICS;
D O I
10.1108/CW-05-2021-0128
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Purpose Full adder cells are building blocks of arithmetic circuits and affect the performance of the entire digital system. The purpose of this study is to provide a low-power and high-performance full adder cell. Design/methodology/approach Approximate computing is a novel paradigm that is used to design low-power and high-performance circuits. In this paper, a novel 1-bit approximate full adder cell is presented using the combination of complementary metal-oxide-semiconductor, transmission gate and pass transistor logic styles. Findings Simulation results confirm the superiority of the proposed design in terms of power consumption and power-delay product (PDP) criteria compared to state-of-the-art circuits. Also, the proposed full adder cell is applied in an 8-bit ripple carry adder to accomplish image processing applications including image blending, motion detection and edge detection. The results confirm that the proposed cell has premier compromise and outperforms its counterparts. Originality/value The proposed cell consists of only 11 transistors and decreases the switching activity remarkably. Therefore, it is a low-power and low-PDP cell.
引用
收藏
页码:397 / 412
页数:16
相关论文
共 36 条
[1]   Carbon nanotubes for high-performance electronics - Progress and prospect [J].
Appenzeller, J. .
PROCEEDINGS OF THE IEEE, 2008, 96 (02) :201-211
[2]   An efficient inexact Full Adder cell design in CNFET technology with high-PSNR for image processing [J].
Ataie, Roghayeh ;
Zarandi, Azadeh Alsadat Emrani ;
Mehrabani, Yavar Safaei .
INTERNATIONAL JOURNAL OF ELECTRONICS, 2019, 106 (06) :928-944
[3]   The twin-transistor noise-tolerant dynamic circuit technique [J].
Balamurugan, G ;
Shanbhag, NR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (02) :273-280
[4]  
Deng J., 2007, Ph.D. thesis
[5]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part II: Full device model and circuit performance benchmarking [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3195-3205
[6]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part I: Model of the intrinsic channel region [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3186-3194
[7]   Modeling SWCNT Bandgap and Effective Mass Variation Using a Monte Carlo Approach [J].
El Shabrawy, Karim ;
Maharatna, Koushik ;
Bagnall, Darren ;
Al-Hashimi, Bashir M. .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2010, 9 (02) :184-193
[8]   A low leakage TG-CNTFET-based inexact full adder for low power image processing applications [J].
Goyal, Candy ;
Ubhi, Jagpal Singh ;
Raj, Balwinder .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (09) :1446-1458
[9]  
Han JM, 2013, PROCEEDINGS OF 2013 CHINA INTERNATIONAL CONFERENCE ON INSURANCE AND RISK MANAGEMENT, P1
[10]   Modern microprocessor built from complementary carbon nanotube transistors [J].
Hills, Gage ;
Lau, Christian ;
Wright, Andrew ;
Fuller, Samuel ;
Bishop, Mindy D. ;
Srimani, Tathagata ;
Kanhaiya, Pritpal ;
Ho, Rebecca ;
Amer, Aya ;
Stein, Yosi ;
Murphy, Denis ;
Arvind ;
Chandrakasan, Anantha ;
Shulaker, Max M. .
NATURE, 2019, 572 (7771) :595-+