FFT-based calibration method for 1.5 bit/stage pipelined ADCs

被引:4
|
作者
Lee, Shuenn-Yuh [1 ]
Liang, Ming-Chun [1 ]
Hsieh, Cheng-Han [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
pipeline ADC; digital calibration; fast Fourier transform; finite OPAMP gain; capacitor mismatch;
D O I
10.1002/cta.1953
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fast Fourier transform (FFT)-based digital calibration method for 1.5 bit/stage pipeline analog-to-digital converter (ADC) is proposed in this paper. Capacitor mismatch and finite gain of the operational amplifier (OPAMP) can be overcome by the proposed calibration method. Given that the capacitor mismatch and the finite OPAMP gain cause the radix of all the stages of 1.5 bit/stage pipeline ADC to become unequal to 2, the FFT processor can be adopted to evaluate the actual radixes of all the stages and then generate new digital output to compensate for error caused by these non-ideal effects. Moreover, as capacitor mismatch and the finite gain of OPAMP can be compensated, low-gain OPAMP can be used in high-performance ADC to reduce power dissipation; a small capacitor can then be adopted to save on space. An example of a 10 bit 1.5 bit/stage pipelined ADC with only an 8 bit circuit performance is implemented in 0.18 mu m TSMC CMOS process. Circuit measurement result reveals that the signal-to-noise-and-distortion ratio of 51.03 dB with 11 dB improvement after calibration can be achieved at the sample rate of 1 MHz. Copyright (c) 2013 John Wiley & Sons, Ltd.
引用
收藏
页码:455 / 469
页数:15
相关论文
共 28 条
  • [1] Histogram-Based Calibration of Capacitor Mismatch and Comparator Offset for 1-Bit/Stage Pipelined ADCs
    Huang, Xuan-Lun
    Kang, Ping-Ying
    Yu, Yuan-Chi
    Huang, Jiun-Lang
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2011, 27 (04): : 441 - 453
  • [2] Histogram-Based Calibration of Capacitor Mismatch and Comparator Offset for 1-Bit/Stage Pipelined ADCs
    Xuan-Lun Huang
    Ping-Ying Kang
    Yuan-Chi Yu
    Jiun-Lang Huang
    Journal of Electronic Testing, 2011, 27 : 441 - 453
  • [3] Analysis and Calibration of Bit Weights in SAR and Pipelined SAR ADCs Based on Code Distribution
    Ma, Bingbing
    Li, Wei
    Xu, Hongtao
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (06) : 977 - 990
  • [4] An Efficient DAC and Interstage Gain Error Calibration Technique for Multi-bit Pipelined ADCs
    Ding, Li
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, R. P.
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 208 - 211
  • [5] Background calibration algorithm for 3-stage pipelined-SAR ADCs
    Dong, Peng
    Zhang, Yang
    Mei, Fengyi
    PROCEEDINGS OF 2019 INTERNATIONAL CONFERENCE ON IMAGE, VIDEO AND SIGNAL PROCESSING (IVSP 2019), 2019, : 81 - 84
  • [6] Nonlinear inter-stage gain calibration for pipelined ADCs employing double dithering modes
    Fan Chaojie
    Wang Ke
    Pan Wenjie
    Zhou Jianjuna
    IEICE ELECTRONICS EXPRESS, 2014, 11 (23):
  • [7] AN FFT-BASED METHOD FOR ATTENUATION CORRECTION IN FLUORESCENCE CONFOCAL MICROSCOPY
    ROERDINK, JBTM
    BAKKER, M
    JOURNAL OF MICROSCOPY-OXFORD, 1993, 169 : 3 - 14
  • [8] An FFT-based Galerkin method for the effective permeability of porous material
    Tu, Fubin
    Tong, Jun
    Wang, Menghui
    Chen, Zongwu
    Qi, Shunchao
    INTERNATIONAL JOURNAL FOR NUMERICAL METHODS IN ENGINEERING, 2022, 123 (20) : 4893 - 4915
  • [9] FFT-based multidimensional linear attack on PRESENT using the 2-bit-fixed characteristic
    Zheng, Lei
    Zhang, Shao-wu
    SECURITY AND COMMUNICATION NETWORKS, 2015, 8 (18) : 3535 - 3545
  • [10] A Background Gain-Calibration Technique for Low Voltage Pipelined ADCs Based on Nonlinear Interpolation
    Ding, Li
    Sin, Sai-Weng
    Seng-Pan, U.
    Martins, R. P.
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 665 - 668