Exploration Framework for Synthesizable CGRAs Targeting HPC: Initial Design and Evaluation

被引:2
作者
Adhi, Boma [1 ]
Cortes, Carlos [1 ]
Tan, Yiyu [1 ]
Kojima, Takuya [1 ,2 ]
Podobas, Artur [3 ]
Sano, Kentaro [1 ]
机构
[1] RIKEN, Ctr Computat Sci R CCS, Wako, Saitama, Japan
[2] Univ Tokyo, Grad Sch Informat Sci & Technol, Tokyo, Japan
[3] KTH Royal Inst Technol, Stockholm, Sweden
来源
2022 IEEE 36TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS (IPDPSW 2022) | 2022年
基金
日本学术振兴会;
关键词
CGRA; Framework; Design space exploration; HPC; RTL simulation; OpenMP; ARCHITECTURE;
D O I
10.1109/IPDPSW55747.2022.00113
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Among the more salient accelerator technologies to continue performance scaling in High-Performance Computing (HPC) are Coarse-Grained Reconfigurable Arrays (CGRAs). However, what benefits CGRAs will bring to HPC workloads and how those benefits will be reaped is an open research question today. In this work, we propose a framework to explore the design space of CGRAs for HPC workloads, which includes a tool flow of compilation and simulation, a CGRA HDL library written in SystemVerilog, and a synthesizable CGRA design as a baseline. Using RTL simulation, we evaluate two well-known computation kernels with the baseline CGRA for multiple different architectural parameters. The simulation results demonstrate both correctness and usefulness of our exploration framework.
引用
收藏
页码:639 / 646
页数:8
相关论文
共 50 条
  • [21] A model-driven framework for guided design space exploration
    Hegedues, Abel
    Horvath, Akos
    Varro, Daniel
    AUTOMATED SOFTWARE ENGINEERING, 2015, 22 (03) : 399 - 436
  • [22] Application-specific Network-on-Chip Design Space Exploration Framework for Neuromorphic Processor
    Kang, Ziyang
    Wang, Shiying
    Wang, Lei
    Li, Shiming
    Qu, Lianhua
    Shi, Wei
    Gong, Rui
    Xu, Weixia
    17TH ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS 2020 (CF 2020), 2020, : 71 - 80
  • [23] An initial design validation framework for cooperative risk management in seaports
    Nagi, Ayman
    Goerlandt, Floris
    Kersten, Wolfgang
    INTERNATIONAL JOURNAL OF SHIPPING AND TRANSPORT LOGISTICS, 2025, 20 (01) : 1 - 30
  • [24] A DESIGN SPACE EXPLORATION FRAMEWORK FOR AUTOMOTIVE EMBEDDED SYSTEMS AND THEIR POWER MANAGEMENT
    Walla, Gregor
    Stechele, Walter
    Herkersdorf, Andreas
    Molotnikov, Zaur
    Barthels, Andreas
    Michel, Hans-Ulrich
    PROCEEDINGS 27TH EUROPEAN CONFERENCE ON MODELLING AND SIMULATION ECMS 2013, 2013, : 228 - +
  • [25] A RAPID DESIGN EXPLORATION FRAMEWORK UNDER ADDITIVE MANUFACTURING PROCESS UNCERTAINTY
    Xiong, Yi
    Pham Luu Trung Duong
    Raghaven, Nagarajan
    Rosen, David W.
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON PROGRESS IN ADDITIVE MANUFACTURING, 2018, : 208 - 213
  • [26] A Mapping Framework Based on Packing for Design Space Exploration of Heterogeneous MPSoCs
    Bastian Ristau
    Torsten Limberg
    Gerhard Fettweis
    Journal of Signal Processing Systems, 2009, 57 : 45 - 56
  • [27] A Chisel Framework for Flexible Design Space Exploration through a Functional Approach
    Ferres, Bruno
    Mueller, Olivier
    Rousseau, Frederic
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (04)
  • [28] A Design Space Exploration Framework for Memristor-Based Crossbar Architecture
    Barbareschi, Mario
    Bosio, Alberto
    O'Connor, Ian
    Fiser, Petr
    Traiola, Marcello
    2022 25TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2022, : 38 - 43
  • [29] A Mapping Framework Based on Packing for Design Space Exploration of Heterogeneous MPSoCs
    Ristau, Bastian
    Limberg, Torsten
    Fettweis, Gerhard
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (01): : 45 - 56
  • [30] A framework for design space exploration and performance analysis of networked embedded systems
    Dep. of Computer Science, University of Cantabria, Spain
    不详
    ACM Int. Conf. Proc. Ser.,