A low power FIR filter design for image processing

被引:5
作者
Jung, JM [1 ]
Chong, JW [1 ]
机构
[1] Hanyang Univ, Dept Elect Engn, CAD & Commun Circuit Lab, Seongdong Ku, Seoul 133791, South Korea
关键词
low power; filter; clock gating;
D O I
10.1155/2001/54974
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a new low power design method of the FIR filter for image processing is proposed. Because the correlation between adjacent pixels is very high in image data, the clock gating technique can be a good candidate for low power strategy. However, the conventional clock gating strategy that is applied independently to every flip-flop of the filter give rise to too much additional area overhead and couldn't get a good result in the power reduction. In our method, each tap register, which is used to delay the input data in the filter, is partitioned into two sub-registers according to the correlation characteristic of its input space. For the sub-register which highly correlated data is inputted into, the dynamic power consumption is reduced by diminishing switching activity of the clock signal. We can also reduce the additional hardware overhead by propagating the clock gating control signal of the first tap register to other tap registers. To identify the efficiency of the proposed design method, we perform the experiments on some filters that are designed in VHDL. The power estimation tool says that the proposed method can reduce the power dissipation of the filter by more than 18% compared to the conventional filter design methods.
引用
收藏
页码:391 / 397
页数:7
相关论文
共 50 条
  • [41] Reliability improved, high performance FIR filter design using new computation sharing multiplier: suitable for signal processing applications
    Umadevi, S.
    Vigneswaran, T.
    CLUSTER COMPUTING-THE JOURNAL OF NETWORKS SOFTWARE TOOLS AND APPLICATIONS, 2019, 22 (Suppl 6): : 13669 - 13681
  • [42] C# Frequency Sampling-Based FIR Filter Design
    Tran, Binh Quoc
    Bowyer, Cole
    Squire, James C.
    SOUTHEASTCON 2023, 2023, : 731 - 735
  • [43] Design of a low-voltage and low-power, reconfigurable universal OTA-C filter
    Namdari, Ali
    Dolatshahi, Mehdi
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 111 (02) : 169 - 188
  • [44] Design of a low-voltage and low-power, reconfigurable universal OTA-C filter
    Ali Namdari
    Mehdi Dolatshahi
    Analog Integrated Circuits and Signal Processing, 2022, 111 : 169 - 188
  • [45] Parallel Curvature Filter for High Performance Image Processing
    Pan, Wei
    Gong, Yuanhao
    Qiu, Guoping
    INTERNATIONAL WORKSHOP ON ADVANCED IMAGE TECHNOLOGY (IWAIT) 2019, 2019, 11049
  • [46] A clock gating design for high speed treatment and optimized power of image processing circuit
    Hassine, Siwar Ben Haj
    Ouni, Bouraoui
    2016 17TH INTERNATIONAL CONFERENCE ON SCIENCES AND TECHNIQUES OF AUTOMATIC CONTROL AND COMPUTER ENGINEERING (STA'2016), 2016, : 123 - 126
  • [47] A process-tolerant low-power adder architecture for image processing applications
    Garg, Bharat
    Sharma, G. K.
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2019, 27 (03) : 1839 - 1854
  • [48] Design of Digital Filter on ECG Signal Processing
    Dong Jingwei
    Jiang Wenwen
    2015 FIFTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION AND MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC), 2015, : 1272 - 1275
  • [49] A new method for low-power digital signal processing block design
    QI Yue
    Wei Bin
    Wang Qin
    Zhao Hongzhi
    ISTM/2007: 7TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-7, CONFERENCE PROCEEDINGS, 2007, : 6376 - 6379
  • [50] An RNS Based Reconfigurable FIR Filter Design Using Shift and Add Approach
    Kotha, Srinivasa Reddy
    Bajaj, Sumit
    Kumar, Sahoo Subhendu
    2014 9TH INTERNATIONAL SYMPOSIUM ON COMMUNICATION SYSTEMS, NETWORKS & DIGITAL SIGNAL PROCESSING (CSNDSP), 2014, : 640 - 645