A low power FIR filter design for image processing

被引:5
作者
Jung, JM [1 ]
Chong, JW [1 ]
机构
[1] Hanyang Univ, Dept Elect Engn, CAD & Commun Circuit Lab, Seongdong Ku, Seoul 133791, South Korea
关键词
low power; filter; clock gating;
D O I
10.1155/2001/54974
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a new low power design method of the FIR filter for image processing is proposed. Because the correlation between adjacent pixels is very high in image data, the clock gating technique can be a good candidate for low power strategy. However, the conventional clock gating strategy that is applied independently to every flip-flop of the filter give rise to too much additional area overhead and couldn't get a good result in the power reduction. In our method, each tap register, which is used to delay the input data in the filter, is partitioned into two sub-registers according to the correlation characteristic of its input space. For the sub-register which highly correlated data is inputted into, the dynamic power consumption is reduced by diminishing switching activity of the clock signal. We can also reduce the additional hardware overhead by propagating the clock gating control signal of the first tap register to other tap registers. To identify the efficiency of the proposed design method, we perform the experiments on some filters that are designed in VHDL. The power estimation tool says that the proposed method can reduce the power dissipation of the filter by more than 18% compared to the conventional filter design methods.
引用
收藏
页码:391 / 397
页数:7
相关论文
共 50 条
  • [31] A Survey of FIR Filter Design Techniques: Low-complexity, Narrow Transition-band and Variable Bandwidth
    Roy, Subhabrata
    Chandra, Abhijit
    INTEGRATION-THE VLSI JOURNAL, 2021, 77 : 193 - 204
  • [32] Low-Power Finite Impulse Response (FIR) Filter Design Using Two-Dimensional Logarithmic Number System (2DLNS) Representations
    Mahzad Azarmehr
    Majid Ahmadi
    Circuits, Systems, and Signal Processing, 2012, 31 : 2075 - 2091
  • [33] Low Power H.264/AVC Intra Prediction for Image Processing
    Ren, Guo-yan
    Lie, Jian-jun
    FUZZY INFORMATION AND ENGINEERING, VOLUME 2, 2009, 62 : 423 - +
  • [34] Low Power Implementation of DCT for On-Board Satellite Image Processing Systems
    Vijay, S.
    Anchit, D.
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 774 - 777
  • [35] Design and Implementation of A Modified High Performance and Low Power CIC Interpolation Filter
    Liu, Xiaopeng
    Han, Yan
    Liang, Guo
    Wang, Mingyu
    Liao, Lu
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [36] ASIC Design of Low Power Sobel Edge Detection Filter: An Analog Approach
    Vijeykumar, K. N.
    Dharmalingam, Silambarasan
    Jessy, Vineel Talluri
    Aravind, V.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (11)
  • [37] A Low-Power Architecture for the Design of a One-Dimensional Median Filter
    Chen, Ren-Der
    Chen, Pei-Yin
    Yeh, Chun-Hsien
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (03) : 266 - 270
  • [38] Thermal Mechanics Based Energy Efficient FIR Filter for Digital Signal Processing
    Pandey, Bishwajeet
    Kumar, Tanesh
    Das, Teerath
    Islam, S. M. M.
    Kumar, Jagdish
    ADVANCED RESEARCH IN DESIGN, MANUFACTURING AND MATERIALS, 2014, 612 : 65 - +
  • [39] Capacitance Scaling Based Energy Effcient FIR Filter For Digital Signal Processing
    Pandey, B.
    Kumar, Tanesh
    Das, Teerath
    Yadav, Rahul
    Pandey, Om Jee
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON RELIABILTY, OPTIMIZATION, & INFORMATION TECHNOLOGY (ICROIT 2014), 2014, : 448 - 451
  • [40] Low power application specific SoC chip for uncooled infrared image processing
    Guo Guang-Hao
    Wu Nan-Jian
    Liu Li-Yuan
    JOURNAL OF INFRARED AND MILLIMETER WAVES, 2023, 42 (01) : 122 - 131