A low power FIR filter design for image processing

被引:5
|
作者
Jung, JM [1 ]
Chong, JW [1 ]
机构
[1] Hanyang Univ, Dept Elect Engn, CAD & Commun Circuit Lab, Seongdong Ku, Seoul 133791, South Korea
关键词
low power; filter; clock gating;
D O I
10.1155/2001/54974
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a new low power design method of the FIR filter for image processing is proposed. Because the correlation between adjacent pixels is very high in image data, the clock gating technique can be a good candidate for low power strategy. However, the conventional clock gating strategy that is applied independently to every flip-flop of the filter give rise to too much additional area overhead and couldn't get a good result in the power reduction. In our method, each tap register, which is used to delay the input data in the filter, is partitioned into two sub-registers according to the correlation characteristic of its input space. For the sub-register which highly correlated data is inputted into, the dynamic power consumption is reduced by diminishing switching activity of the clock signal. We can also reduce the additional hardware overhead by propagating the clock gating control signal of the first tap register to other tap registers. To identify the efficiency of the proposed design method, we perform the experiments on some filters that are designed in VHDL. The power estimation tool says that the proposed method can reduce the power dissipation of the filter by more than 18% compared to the conventional filter design methods.
引用
收藏
页码:391 / 397
页数:7
相关论文
共 50 条
  • [21] Frequency Spectrum Based Low-Area Low-Power Parallel FIR Filter Design
    Jin-Gyun Chung
    Keshab K. Parhi
    EURASIP Journal on Advances in Signal Processing, 2002
  • [22] Frequency spectrum based low-area low-power parallel FIR filter design
    Chung, J.-G. (jgchung@moak.chonbuk.ac.kr), 1600, Hindawi Publishing Corporation (2002):
  • [23] Design of Digit Serial FIR Filter for Power Optimization
    Pusegaonkar, Samidha Shirish
    Bhure, Vipin S.
    2015 INTERNATIONAL CONFERENCE ON GREEN COMPUTING AND INTERNET OF THINGS (ICGCIOT), 2015, : 452 - 457
  • [24] RECONFIGURABLE ARCHITECTURE FOR FIR FILTER WITH LOW POWER CONSUMPTION
    Jayasudha, N.
    Sathiya, K. G.
    2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 1244 - 1249
  • [25] A low-power asynchronous VLSI FIR filter
    Bartlett, VA
    Grass, E
    2001 CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 2001, : 29 - 39
  • [26] Area Efficient and Low Power Reconfiurable Fir Filter
    Umasankar, A.
    Vasudevan, N.
    Kirubanandasarathy, N.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2015, 15 (08): : 50 - 54
  • [27] Low Phase Shift Differential FIR Filter Design
    Sakow, Mateusz
    AUTOMATION 2019: PROGRESS IN AUTOMATION, ROBOTICS AND MEASUREMENT TECHNIQUES, 2020, 920 : 67 - 76
  • [28] Design of Low Power Efficient Median Filter for Noise Reduction in Image
    Vinothini, M.
    Ibrahim, B. Syed
    ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY COMPUTATIONS IN ENGINEERING SYSTEMS, ICAIECES 2015, 2016, 394 : 89 - 96
  • [29] FIR FILTER DESIGN AND IMPLEMENTATION FOR PHASE-BASED PROCESSING
    Huang, Shih-Yao
    Chen, Wei-Chih
    Huang, Chao-Tsung
    2020 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, 2020, : 1748 - 1752
  • [30] P-step Unbiased FIR Filter to the Ultrasound Image Processing
    Morales-Mendoza, L. J.
    Shmaliy, Y.
    Morales-Mendoza, E.
    Ortega-Almanza, R.
    20TH INTERNATIONAL CONFERENCE ON ELECTRONICS COMMUNICATIONS AND COMPUTERS (CONIELECOMP 2010), 2010, : 96 - 101