Development of next-generation system-on-package (SOP) technology based on silicon carriers with fine-pitch chip interconnection

被引:170
作者
Knickerbocker, JU
Andry, PS
Buchwalter, LP
Deutsch, A
Horton, RR
Jenkins, KA
Kwark, YH
McVicker, G
Patel, CS
Polastre, RJ
Schuster, C
Sharma, A
Sri-Jayantha, SM
Surovic, CW
Tsang, CK
Webb, BC
Wright, SL
McKnight, SR
Sprogis, EJ
Dang, B
机构
[1] Thomas J Watson Res Ctr, IBM Res Div, New York, NY 10598 USA
[2] Thomas J Watson Res Ctr, IBM Res Div, Yorktown Hts, NY 10598 USA
关键词
D O I
10.1147/rd.494.0725
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
System-on-Package (SOP) technology based on silicon carriers has the potential to provide modular design flexibility and high-performance integration of heterogeneous chip technologies and to support robust chip manufacturing with high-yield/low-cost chips for a wide range of two- and three-dimensional product applications. Key technology enablers include silicon through-vias, high-density wiring, high-I/O chip interconnection, and supporting test and assembly technologies. The silicon through-vias are a key feature permitting efficient area array signal, power, and ground interconnection through these thinned silicon packages. High-density wiring and high-density chip I/O interconnection can enable tight integration of heterogeneous chip technologies which approximate the performance of an integrated system-on-chip with a "virtual chip" using the silicon package-for integration. Silicon carrier fabrication leverages existing manufacturing capability and mid-UV lithography to provide very dense package wiring following CMOS back-end-of-line design rules. Further, the thermal expansion of the silicon carrier package matches the chip, which helps maintain reliability even as the high-density chip microbump interconnections scale to smaller size. In addition to heterogeneous chip integration, SOP products may level-age the integration of passive components, active devices, and electro-optic structures to enhance system-level performance while also maintaining functional test capability and known good chips when needed. This paper describes the technical challenges and recent progress made in the development of silicon carrier technology,for potential new applications.
引用
收藏
页码:725 / 753
页数:29
相关论文
共 54 条
[1]  
BANERJEE SR, 2002, INT MICR S
[2]  
BANERJEE SR, 2003, P 53 ECTC, P404
[3]   Development and characterisation of ultra thin autonomous modules for ambient system applications using 3D packaging techniques [J].
Barton, J ;
Majeed, B ;
Dwane, K ;
Delaney, K ;
Bellis, S ;
Rodgers, K ;
O'Mathuna, SC .
54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, :635-641
[4]  
BJORKLUND K, 2001, THESIS UPPSALA U SWE
[5]   Laser-assisted growth of molybdenum rods [J].
Björklund, KL ;
Heszler, P ;
Boman, M .
APPLIED SURFACE SCIENCE, 2002, 186 (1-4) :179-183
[6]   Containerless fabrication of tungsten single crystals using laser CVD for field emission applications [J].
Björklund, KL ;
Ribbing, C ;
Norde, H ;
Boman, M .
APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2002, 75 (04) :493-496
[7]   Kinetics, thermodynamics and microstructure of tungsten rods grown by thermal laser CVD [J].
Björklund, KL ;
Lu, J ;
Heszler, P ;
Boman, M .
THIN SOLID FILMS, 2002, 416 (1-2) :41-48
[8]   MICROELECTRONIC PACKAGING [J].
BLODGETT, AJ .
SCIENTIFIC AMERICAN, 1983, 249 (01) :86-&
[9]   THERMAL CONDUCTION MODULE - A HIGH-PERFORMANCE MULTILAYER CERAMIC PACKAGE [J].
BLODGETT, AJ ;
BARBOUR, DR .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1982, 26 (01) :30-36
[10]  
BODENDORF DJ, 1972, IBM TECH DISCLOSURE, V7, P656