A Customizable Framework for Application Implementation onto 3-D FPGAs

被引:2
|
作者
Siozios, Kostas [1 ]
Soudris, Dimitrios [1 ]
机构
[1] Natl Tech Univ Athens, Sch Elect & Comp Engn, Athens 15780, Greece
基金
欧盟地平线“2020”;
关键词
3-D integrated circuits; field-programmable gate array (FPGA); partitioning; placement; routing; PLACEMENT;
D O I
10.1109/TCAD.2016.2529421
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Integrating more functionality in a smaller form factor with higher performance and lower-power consumption is pushing semiconductor technology scaling to its limits. 3-D chip stacking is touted as the silver bullet technology that can keep Moore's momentum and fuel the next wave of consumer electronic products. Additionally, the complexity of digital designs imposes that computer-aided design algorithms are getting harder and slower. This paper introduces a framework for application implementation onto 3-D reconfigurable architectures. In contrast to existing approaches, the proposed solution is customizable according to constraints posed by the application and the target 3-D device in order to improve performance metrics. Experimental results highlight the effectiveness of our framework, as we achieve average enhancements in terms of maximum operation frequency and power consumption by 35% and 47%, respectively, as compared to state-of-the-art algorithms.
引用
收藏
页码:1783 / 1796
页数:14
相关论文
共 50 条
  • [41] An alternative mapping of 3-D space onto processor arrays
    Gil, J
    Wagner, A
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1999, 59 (03) : 360 - 380
  • [42] 3-D printed customizable vitrification devices for preservation of genetic resources of aquatic species
    Tiersch, Connor J.
    Liu, Yue
    Tiersch, Terrence R.
    Monroe, William T.
    AQUACULTURAL ENGINEERING, 2020, 90 (90)
  • [43] ANT3D: Simultaneous Partitioning and Placement for 3-D FPGAs based on Ant Colony Optimization
    Danassis, Panayiotis
    Siozios, Kostas
    Soudris, Dimitrios
    IEEE EMBEDDED SYSTEMS LETTERS, 2016, 8 (02) : 41 - 44
  • [44] Block-level 3-D global routing with an application to 3-D packaging
    Minz, Jacob
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (10) : 2248 - 2257
  • [45] 3-D or not 3-D
    Adam Powell
    JOM, 2002, 54 : 22 - 24
  • [46] 3-D OR NOT 3-D
    SMITH, CW
    NEW SCIENTIST, 1984, 102 (1407) : 40 - 44
  • [47] 3-D OR NOT 3-D
    KERBEL, M
    FILM COMMENT, 1980, 16 (06) : 11 - 20
  • [48] 3-D OR NOT 3-D
    Kehr, Dave
    FILM COMMENT, 2010, 46 (01) : 60 - 67
  • [49] 3-D or not 3-D
    Powell, A
    JOM-JOURNAL OF THE MINERALS METALS & MATERIALS SOCIETY, 2002, 54 (01): : 22 - 24
  • [50] Algorithmic and memory optimizations on multiple application mapping onto FPGAs
    Sidiropoulos, Harry
    Koutras, Ioannis
    Soudris, Dimitrios
    Siozios, Kostas
    INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION (SAMOS 2017), 2017, : 146 - 153