A Customizable Framework for Application Implementation onto 3-D FPGAs

被引:2
|
作者
Siozios, Kostas [1 ]
Soudris, Dimitrios [1 ]
机构
[1] Natl Tech Univ Athens, Sch Elect & Comp Engn, Athens 15780, Greece
基金
欧盟地平线“2020”;
关键词
3-D integrated circuits; field-programmable gate array (FPGA); partitioning; placement; routing; PLACEMENT;
D O I
10.1109/TCAD.2016.2529421
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Integrating more functionality in a smaller form factor with higher performance and lower-power consumption is pushing semiconductor technology scaling to its limits. 3-D chip stacking is touted as the silver bullet technology that can keep Moore's momentum and fuel the next wave of consumer electronic products. Additionally, the complexity of digital designs imposes that computer-aided design algorithms are getting harder and slower. This paper introduces a framework for application implementation onto 3-D reconfigurable architectures. In contrast to existing approaches, the proposed solution is customizable according to constraints posed by the application and the target 3-D device in order to improve performance metrics. Experimental results highlight the effectiveness of our framework, as we achieve average enhancements in terms of maximum operation frequency and power consumption by 35% and 47%, respectively, as compared to state-of-the-art algorithms.
引用
收藏
页码:1783 / 1796
页数:14
相关论文
共 50 条
  • [1] JITPR: A Framework for Supporting Fast Application's Implementation onto FPGAs
    Sidiropoulos, Harry
    Siozios, Kostas
    Figuli, Peter
    Soudris, Dimitrios
    Huebner, Michael
    Becker, Juergen
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2013, 6 (02)
  • [2] Monolithic 3-D FPGAs
    Zhang, Zhiping
    Liauw, Young Yang
    Chen, Chen
    Wong, S. Simon
    PROCEEDINGS OF THE IEEE, 2015, 103 (07) : 1197 - 1210
  • [3] A Novel Framework for Exploring 3-D FPGAs with Heterogeneous Interconnect Fabric
    Siozios, Kostas
    Pavlidis, Vasilis F.
    Soudris, Dimitrios
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2012, 5 (01) : 1 - 23
  • [4] Parallel Application Placement onto 3-D Reconfigurable Architectures
    Danassis, Panayiotis
    Siozios, Kostas
    Soudris, Dimitrios
    2016 5TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2016,
  • [5] OpenFPGA: An Opensource Framework Enabling Rapid Prototyping of Customizable FPGAs
    Tang, Xifan
    Giacomin, Edouard
    Alacchi, Aurelien
    Chauviere, Baudouin
    Gaillardon, Pierre-Emmanuel
    2019 29TH INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2019, : 367 - 374
  • [6] 3-D Brain MRI Tissue Classification on FPGAs
    Koo, Jahyun J.
    Evans, Alan C.
    Gross, Warren J.
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 2009, 18 (12) : 2735 - 2746
  • [7] Implementation of a customizable fault tolerance framework
    Yen, IL
    Ahmed, I
    Jagannath, R
    Kundu, S
    FIRST INTERNATIONAL SYMPOSIUM ON OBJECT-ORIENTED REAL-TIME DISTRIBUTED COMPUTING (ISORC '98), 1998, : 230 - 239
  • [8] An Implementation of 3D Electron Tomography on FPGAs
    Gruell, Frederik
    Kunz, Michael
    Hausmann, Michael
    Kebschull, Udo
    2012 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2012,
  • [9] OpenFPGA: An Open-Source Framework for Agile Prototyping Customizable FPGAs
    Tang, Xifan
    Giacomin, Edouard
    Chauviere, Baudouin
    Alacchi, Aurelien
    Gaillardon, Pierre-Emmanuel
    IEEE MICRO, 2020, 40 (04) : 41 - 48
  • [10] 3-D PSF fitting for fluorescence microscopy: implementation and localization application
    Kirshner, H.
    Aguet, F.
    Sage, D.
    Unser, M.
    JOURNAL OF MICROSCOPY, 2013, 249 (01) : 13 - 25