ClariNet: A noise analysis tool for deep submicron design

被引:60
作者
Levy, R [1 ]
Blaauw, D [1 ]
Braca, G [1 ]
Dasgupta, A [1 ]
Grinshpon, A [1 ]
Oh, C [1 ]
Orshav, B [1 ]
Sirichotiyakul, S [1 ]
Zolotov, V [1 ]
机构
[1] Motorola Inc, Austin, TX 78721 USA
来源
37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000 | 2000年
关键词
D O I
10.1145/337292.337400
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Coupled noise analysis has become a critical issue for deep-submicron, high performance design. In this paper, we present, Clari-Net, an industrial noise analysis tool, which was developed to efficiently analyze large, high performance processor designs. We present the overall approach and tool flow of ClariNet and discuss three critical large-processor design issues which have received limited discussion in the past. First, we present how the driver gates of a coupled interconnect network are represented with accurate linear models. Second, we show how to speed the analysis of large designs by using noise filters based on reduced interconnect representations and then pruning the nets coupled to a signal net, Third, we show how to incorporate logic and timing correlations into noise analysis to reduce its pessimism. We present the results from several industrial circuits, including a large high performance microprocessor design and a DSP design.
引用
收藏
页码:233 / 238
页数:6
相关论文
共 8 条
  • [1] Transistor-level sizing and timing verification of domino circuits in the power PC(TM) microprocessor
    Dharchoudhury, A
    Blaauw, D
    Norton, J
    Pullela, S
    Dunning, J
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 143 - 148
  • [2] Kao S.-C., P 39 INT C COMP AID
  • [3] Kuhlmann M., 1999, Proceedings 1999 IEEE International Conference on Computer Design: VLSI in Computers and Processors (Cat. No.99CB37040), P266, DOI 10.1109/ICCD.1999.808435
  • [4] ODABASIOGLU A, 1997, P IEEE ACM INT C COM, P58
  • [5] MODELING THE EFFECTIVE CAPACITANCE FOR THE RC INTERCONNECT OF CMOS GATES
    QIAN, J
    PULLELA, S
    PILLAGE, L
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (12) : 1526 - 1535
  • [6] ZOLOTOV V, CLOSED FORM NOISE FI
  • [7] ZURADA JM, 1989, P IEEE ISCAS, P1153
  • [8] [No title captured]