Design and implementation of Fpga based wavepipelined fast convolver
被引:0
作者:
Lakshminarayana, G
论文数: 0引用数: 0
h-index: 0
机构:
Reg Engn Coll, Tiruchirappalli 620015, Tamil Nadu, IndiaReg Engn Coll, Tiruchirappalli 620015, Tamil Nadu, India
Lakshminarayana, G
[1
]
Venkataramani, B
论文数: 0引用数: 0
h-index: 0
机构:
Reg Engn Coll, Tiruchirappalli 620015, Tamil Nadu, IndiaReg Engn Coll, Tiruchirappalli 620015, Tamil Nadu, India
Venkataramani, B
[1
]
Senthilkumar, KP
论文数: 0引用数: 0
h-index: 0
机构:
Reg Engn Coll, Tiruchirappalli 620015, Tamil Nadu, IndiaReg Engn Coll, Tiruchirappalli 620015, Tamil Nadu, India
Senthilkumar, KP
[1
]
Sasitharan, M
论文数: 0引用数: 0
h-index: 0
机构:
Reg Engn Coll, Tiruchirappalli 620015, Tamil Nadu, IndiaReg Engn Coll, Tiruchirappalli 620015, Tamil Nadu, India
Sasitharan, M
[1
]
Kottapalli, VAK
论文数: 0引用数: 0
h-index: 0
机构:
Reg Engn Coll, Tiruchirappalli 620015, Tamil Nadu, IndiaReg Engn Coll, Tiruchirappalli 620015, Tamil Nadu, India
Kottapalli, VAK
[1
]
机构:
[1] Reg Engn Coll, Tiruchirappalli 620015, Tamil Nadu, India
来源:
IEEE 2000 TENCON PROCEEDINGS, VOLS I-III: INTELLIGENT SYSTEMS AND TECHNOLOGIES FOR THE NEW MILLENNIUM
|
2000年
关键词:
convolver;
FPGA;
wavepipelining;
D O I:
暂无
中图分类号:
TP18 [人工智能理论];
学科分类号:
081104 ;
0812 ;
0835 ;
1405 ;
摘要:
In this paper a new parallel/serial convolver scheme with wavepipelining is proposed first. The design of the wavepipelined (WP) convolver using FPGAs is considered next. Convolvers with and without wavepipelining are implemented using Xilinx XC4006E FPGAs for convolving two sequences each with 8 bit accuracy and sequence length 8. The convolver without wavepipelining requires 125 CLBs and permits a minimum sampling period of 176 nsec. The WP convolver requires 247 CLBs and permits a minimum sampling period of 92 nsec. Further the multipliers in the WP convolver donot require the latches and an ASIC for a large WP convolver can result in significant savings in area and power. Finally three schemes far increasing the sampling rate of the WP convolver are suggested.