FPGA-based system for heart rate monitoring

被引:10
|
作者
Meddah, Karim [1 ,2 ]
Talha, Malika Kedir [1 ]
Bahoura, Mohammed [2 ,3 ]
Zairi, Hadjer [1 ]
机构
[1] Univ Sci & Technol Houari Boumediene, Dept Elect & Comp Sci, USTHB, BP32 El Alia, Algiers 16111, Algeria
[2] Univ Quebec Rimouski, Dept Engn, 300 Allee Ursulines, Rimouski, PQ, Canada
[3] Saad Dahlab Univ Blida 1, Dept Elect, BP 270,Rd Soumaa, Blida 09000, Algeria
关键词
electrocardiography; medical signal processing; diseases; field programmable gate arrays; patient monitoring; ambulatory system; heart diseases; field programmable gate array-based hardware implementation; QRS complex detection; intermediate value theorem; Xilinx System Generator; digital signal processor; Nexys-4 FPGA evaluation kit; FPGA resources estimation; FPGA-based system; heart rate monitoring; cardiac patients; QRS detection systems; Pan-and-Tompkins algorithm; MIT-BIH arrhythmia database; NEURAL-NETWORKS; ECG; SIGNAL; TRANSFORM; ALGORITHM;
D O I
10.1049/iet-cds.2018.5204
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The continuous monitoring of cardiac patients requires an ambulatory system that can automatically detect heart diseases. This study presents a new field programmable gate array (FPGA)-based hardware implementation of the QRS complex detection. The proposed detection system is mainly based on the Pan and Tompkins algorithm, but applying a new, simple, and efficient technique in the detection stage. The new method is based on the centred derivative and the intermediate value theorem, to locate the QRS peaks. The proposed architecture has been implemented on FPGA using the Xilinx System Generator for digital signal processor and the Nexys-4 FPGA evaluation kit. To evaluate the effectiveness of the proposed system, a comparative study has been performed between the resulting performances and those obtained with existing QRS detection systems, in terms of reliability, execution time, and FPGA resources estimation. The proposed architecture has been validated using the 48 half-hours of records obtained from the Massachusetts Institute of Technology - Beth Israel Hospital (MIT-BIH) arrhythmia database. It has also been validated in real time via the analogue discovery device.
引用
收藏
页码:771 / 782
页数:12
相关论文
共 50 条
  • [31] Towards 100 GbE FPGA-based Flow Monitoring
    Alonso, Tobias
    Ruiz, Mario
    Sutter, Gustavo
    Lopez-Buedo, Sergio
    Lopez de Vergara, Jorge E.
    2019 X SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC (SPL), 2019, : 9 - 16
  • [32] EFFICIENT RUNTIME PERFORMANCE MONITORING OF FPGA-BASED APPLICATIONS
    Lancaster, Joseph M.
    Buhler, Jeremy D.
    Chamberlain, Roger D.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 23 - 28
  • [33] Heart rate monitoring system based on website
    Hamidi, E. A. Z.
    Effendi, M. R.
    Ramdani, F.
    4TH ANNUAL APPLIED SCIENCE AND ENGINEERING CONFERENCE, 2019, 2019, 1402
  • [34] FPGA-based adaptive rate-reduced visible light Ethernet communication system
    Jin, Jianli
    Shang, Qianlong
    Zhang, Hailong
    Lu, Huimin
    OPTICS CONTINUUM, 2025, 4 (03): : 522 - 534
  • [35] Image Blending in a High Frame Rate FPGA-based Multi-Camera System
    Vladan Popovic
    Kerem Seyid
    Abdulkadir Akin
    Ömer Cogal
    Hossein Afshari
    Alexandre Schmid
    Yusuf Leblebici
    Journal of Signal Processing Systems, 2014, 76 : 169 - 184
  • [36] An FPGA-based Sound Field Rendering System
    Tan, Yiyu
    Imamura, Toshiyuki
    2020 IEEE INTERNATIONAL CONFERENCE ON CLUSTER COMPUTING (CLUSTER 2020), 2020, : 414 - 415
  • [37] Image Blending in a High Frame Rate FPGA-based Multi-Camera System
    Popovic, Vladan
    Seyid, Kerem
    Akin, Abdulkadir
    Cogal, Oemer
    Afshari, Hossein
    Schmid, Alexandre
    Leblebici, Yusuf
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2014, 76 (02): : 169 - 184
  • [38] An FPGA-Based Pentium® in a Complete Desktop System
    Lu, Shih-Lien L.
    Yiannacouras, Peter
    Suh, Taeweon
    Kassa, Rolf
    Konow, Michael
    FPGA 2007: FIFTEENTH ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS, 2007, : 53 - 59
  • [39] FPGA-based digital image processing system
    Rangsanseri, Y
    Thitimajshima, P
    Horkaew, P
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 190 - 192
  • [40] An FPGA-based Embedded System for a Sailing Robot
    Alves, Jose C.
    Cruz, Nuno A.
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 830 - 837