compensation;
decision feedback equalisers;
hysteresis;
comparators (circuits);
decision feedback equaliser;
serial link receiver designs;
bit error rate;
decision margin;
equaliser coefficient adaptation scheme;
comparator input voltage architectures;
high-speed comparator hysteresis compensation strategy;
multilevel modulations;
binary modulations;
D O I:
10.1049/el.2018.6485
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
High-speed comparators are extensively used in serial link receiver designs. Some comparator architectures can show significant hysteresis that degrade the sensitivity of the receiver, increasing the bit error rate. In this Letter, a comparator hysteresis compensation strategy that re-uses the first tap of a decision feedback equaliser to shift the comparator input voltage, increasing the decision margin is proposed. An updated equaliser coefficient adaptation scheme is also introduced. The proposed technique can be used for binary and multi-level modulations.