Half-selection disturbance free 8T low leakage SRAM cell

被引:17
作者
Lorenzo, Rohit [1 ]
Paily, Roy [2 ]
机构
[1] VIT AP Univ, Sch Elect Engn, Amaravati, Andhra Pradesh, India
[2] IIT Guwahati, EEE Dept, Gauhati, Assam, India
关键词
half select; low power; SRAM; SUBTHRESHOLD SRAM; BIT-LINE; VOLTAGE; POWER; OPERATION; DESIGN; ROBUST; LEVEL;
D O I
10.1002/cta.3232
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a robust and low leakage new 8T static random access memory (SRAM) cell without any half-selection disturbance. The proposed cell removes write disturbance by eliminating the trail from supply and ground. Furthermore, it removes the read disturbance by separating the read trail from the storage node. The proposed cell addresses the challenge of half select by using different control signals. The cell achieves low leakage because of virtual ground (VGND), series connected tail transistor, and access series stack transistors. To study the usefulness of the proposed SRAM, it is compared with 6T, 10T, 9T, PG9T, 7T, and 8T SRAM cells. The proposed SRAM minimizes leakage power, write power, and read power by 12.4%, 21.62%, and 29.06%. Furthermore, the proposed cell improves read and write noise margin by 57.19% and 19.96%, respectively, as compared to a conventional 6T SRAM. Again, the write energy consumption lowers to about 43.86x while read energy consumption 28.95x as compared to 10T SRAM.
引用
收藏
页码:1557 / 1575
页数:19
相关论文
共 29 条
[1]   Low Leakage Fully Half-Select-Free Robust SRAM Cells With BTI Reliability Analysis [J].
Ahmad, Sayeed ;
Iqbal, Belal ;
Alam, Naushad ;
Hasan, Mohd. .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2018, 18 (03) :337-349
[2]  
Autran J.L., 2012, NUMERICAL SIMULATION
[3]   Device-optimization technique for robust and low-power FinFET SRAM design in nanoscale era [J].
Bansal, Aditya ;
Mukhopadhyay, Saibal ;
Roy, Kaushik .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (06) :1409-1419
[4]   A 32 kb 10T Sub-Threshold SRAM Array With Bit-Interleaving and Differential Read Scheme in 90 nm CMOS [J].
Chang, Ik Joon ;
Kim, Jae-Joon ;
Park, Sang Phill ;
Roy, Kaushik .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) :650-658
[5]   An 8T-SRAM for variability tolerance and low-voltage operation in high-performance caches [J].
Chang, Leland ;
Montoye, Robert K. ;
Nakamura, Yutaka ;
Batson, Kevin A. ;
Eickemeyer, Richard J. ;
Dennard, Robert H. ;
Haensch, Wilfried ;
Jamsek, Damir .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) :956-963
[6]   40 nm Bit-Interleaving 12T Subthreshold SRAM With Data-Aware Write-Assist [J].
Chiu, Yi-Wei ;
Hu, Yu-Hao ;
Tu, Ming-Hsien ;
Zhao, Jun-Kai ;
Chu, Yuan-Hua ;
Jou, Shyh-Jye ;
Chuang, Ching-Te .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (09) :2578-2585
[7]   Near-Threshold Computing: Reclaiming Moore's Law Through Energy Efficient Integrated Circuits [J].
Dreslinski, Ronald G. ;
Wieckowski, Michael ;
Blaauw, David ;
Sylvester, Dennis ;
Mudge, Trevor .
PROCEEDINGS OF THE IEEE, 2010, 98 (02) :253-266
[8]   A low-leakage and high-writable SRAM cell with back-gate biasing in FinFET technology [J].
Ensan, Sina Sayyah ;
Moaiyeri, Mohammad Hossein ;
Ebrahimi, Behzad ;
Hessabi, Shaahin ;
Afzali-Kusha, Ali .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2019, 18 (02) :519-526
[9]   A low-power single-ended SRAM in FinFET technology [J].
Ensan, Sina Sayyah ;
Moaiyeri, Mohammad Hossein ;
Moghaddam, Majid ;
Hessabi, Shaahin .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 99 :361-368
[10]   Supply Voltage Decision Methodology to Minimize SRAM Standby Power Under Radiation Environment [J].
Galib, Md Mehedi Hassan ;
Chang, Ik Joon ;
Kim, Jinsang .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (03) :1349-1356