A Multi-Scenario High-Level Synthesis Algorithm for Variation-Tolerant Floorplan-Driven Design

被引:2
作者
Igawa, Koki [1 ]
Yanagisawa, Masao [1 ]
Togawa, Nozomu [1 ]
机构
[1] Waseda Univ, Dept Comp Sci & Commun Engn, Tokyo 1698555, Japan
关键词
high-level synthesis; process variation; interconnection delay; distributed-register architecture; scenario; AWARE;
D O I
10.1587/transfun.E99.A.1278
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In order to tackle a process-variation problem, we can define several scenarios, each of which corresponds to a particular LSI behavior, such as a typical-case scenario and a worst-case scenario. By designing a single LSI chip which realizes multiple scenarios simultaneously, we can have a process-variation-tolerant LSI chip. In this paper, we propose a multi-scenario high-level synthesis algorithm for variation-tolerant floorplan-driven design targeting new distributed-register architectures, called HDR architectures. We assume two scenarios, a typical-case scenario and a worst-case scenario, and realize them onto a single chip. We first schedule/bind each of the scenarios independently. After that, we commonize the scheduling/binding results for the typical-case and worstcase scenarios and thus generate a commonized area-minimized floorplan result. At that time, we can explicitly take into account interconnection delays by using distributed-register architectures. Experimental results show that our algorithm reduces the latency of the typical-case scenario by up to 50% without increasing the latency of the worst-case scenario, compared with several existing methods.
引用
收藏
页码:1278 / 1293
页数:16
相关论文
共 14 条
[1]  
Abe S.-Y., 2012, IPSJ T SYSTEM LSI DE, V5, P106, DOI DOI 10.2197/IPSJTSLDM.5.106)
[2]   MH4 : multiple-supply-voltages aware high-level synthesis for high-integrated and high-frequency circuits for HDR architectures [J].
Abe, Shin-ya ;
Shi, Youhua ;
Yanagisawa, Masao ;
Togawa, Nozomu .
IEICE ELECTRONICS EXPRESS, 2012, 9 (17) :1414-1422
[3]   High-Level Synthesis for Designing Multimode Architectures [J].
Andriamisaina, Caaliph ;
Coussy, Philippe ;
Casseau, Emmanuel ;
Chavet, Cyrille .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (11) :1736-1749
[4]   A design flow dedicated to multi-mode architectures for DSP applications [J].
Chavet, Cyrille ;
Andriamisaina, Caaliph ;
Coussy, Philippe ;
Casseau, Emmanuel ;
Juin, Emmanuel ;
Urard, Pascal ;
Martin, Eric .
IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, :604-+
[5]  
Chen YB, 2009, ASIA S PACIF DES AUT, P73, DOI 10.1109/ASPDAC.2009.4796444
[6]  
Cong J., 2009, P CODES ISSS 2009, P221, DOI DOI 10.1145/1629435.1629467
[7]  
Hagio Y., 2014, IPSJ T SYSTEM LSI DE, V7, P81
[8]  
Hashimoto A., 1971, P 8 WORKSHOP, P155, DOI DOI 10.1145/800158.805069
[9]  
Igawa K, 2015, 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), P7, DOI 10.1109/SOCC.2015.7406898
[10]   Variation-Aware Layout-Driven Scheduling for Performance Yield Optimization [J].
Lucas, Gregory ;
Chen, Deming .
2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, :17-24