共 14 条
[1]
Abe S.-Y., 2012, IPSJ T SYSTEM LSI DE, V5, P106, DOI DOI 10.2197/IPSJTSLDM.5.106)
[2]
MH4 : multiple-supply-voltages aware high-level synthesis for high-integrated and high-frequency circuits for HDR architectures
[J].
IEICE ELECTRONICS EXPRESS,
2012, 9 (17)
:1414-1422
[4]
A design flow dedicated to multi-mode architectures for DSP applications
[J].
IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2,
2007,
:604-+
[5]
Chen YB, 2009, ASIA S PACIF DES AUT, P73, DOI 10.1109/ASPDAC.2009.4796444
[6]
Cong J., 2009, P CODES ISSS 2009, P221, DOI DOI 10.1145/1629435.1629467
[7]
Hagio Y., 2014, IPSJ T SYSTEM LSI DE, V7, P81
[8]
Hashimoto A., 1971, P 8 WORKSHOP, P155, DOI DOI 10.1145/800158.805069
[9]
Igawa K, 2015, 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), P7, DOI 10.1109/SOCC.2015.7406898
[10]
Variation-Aware Layout-Driven Scheduling for Performance Yield Optimization
[J].
2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD),
2010,
:17-24