7.4 Gb/s 6.8 mW Source Synchronous Receiver in 65 nm CMOS

被引:32
作者
Hossain, Masum [1 ]
Carusone, Anthony Chan [1 ]
机构
[1] Univ Toronto, Edward S Rogers Sr Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
Injection locking; jitter tracking; source synchronous;
D O I
10.1109/JSSC.2011.2131730
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-frequency jitter tolerant receiver in 65 nm CMOS is presented. Jitter tolerance is improved by tracking correlated jitter using a pulsed clock forwarded from the transmitter side. The clock receiver comprises two injection locked oscillators to frequency-multiply, deskew, and adjust jitter tracking bandwidth. Different data rates and latency mismatch between the clock and data paths are accommodated by a jitter tracking bandwidth that is controllable up to 300 MHz. Each receiver consumes 0.92 pJ/bit operating at 7.4 Gb/s and has a jitter tolerance of 1.5 UI at 200 MHz.
引用
收藏
页码:1337 / 1348
页数:12
相关论文
共 15 条
[1]   A STUDY OF LOCKING PHENOMENA IN OSCILLATORS [J].
ADLER, R .
PROCEEDINGS OF THE INSTITUTE OF RADIO ENGINEERS, 1946, 34 (06) :351-357
[2]  
AGRAWAL A, 2008, 2008 IEEE CUST INT C
[3]   CMOS Oscillators for Clock Distribution and Injection-Locked Deskew [J].
Hossain, Masum ;
Carusone, Anthony Chan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (08) :2138-2153
[4]  
Hu K, 2009, SYMP VLSI CIRCUITS, P46
[5]   A 75 nm 7 Gb/s/pin 1 Gb GDDR5 Graphics Memory Device With Bandwidth Improvement Techniques [J].
Kho, Rex ;
Boursin, David ;
Brox, Martin ;
Gregorius, Peter ;
Hoenigschmid, Heinz ;
Kho, Bianka ;
Kieser, Sabine ;
Kehrer, Daniel ;
Kuzmenka, Maksim ;
Moeller, Udo ;
Petkov, Pavel Veselinov ;
Plan, Manfred ;
Richter, Michael ;
Russell, Ian ;
Schiller, Kai ;
Schneider, Ronny ;
Swaminathan, Kartik ;
Weber, Bradley ;
Weber, Julien ;
Bormann, Ingo ;
Funfrock, Fabien ;
Gjukic, Mario ;
Spirkl, Wolfgang ;
Steffens, Holger ;
Weller, Joerg ;
Hein, Thomas .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (01) :120-133
[6]   Next Generation Intel® Core™ Micro-Architecture (Nehalem) Clocking [J].
Kurd, Nasser ;
Mosalikanti, Praveen ;
Neidengard, Mark ;
Douglas, Jonathan ;
Kumar, Rajesh .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) :1121-1129
[7]  
LEE K, 1998, IEEE INT SOL STAT CI, P90
[8]   A second-order semidigital clock recovery circuit based on injection locking [J].
Ng, HT ;
Farjad-Rad, R ;
Lee, MJE ;
Dally, WJ ;
Greer, T ;
Poulton, J ;
Edmondson, JH ;
Rathi, R ;
Senthinathan, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) :2101-2110
[9]  
O'Mahony F., 2008, ISSCC, P452
[10]  
OMAHONEY F, 2010, IEEE S VLSI CIRC, P45