Thermal dissipation analysis in flip chip on board and chip on board assemblies

被引:0
|
作者
Baldwin, DF [1 ]
Beerensson, JT [1 ]
机构
[1] Georgia Inst Technol, George W Woodruff Sch Mech Engn, Ctr Board Assembly Res, Atlanta, GA 30332 USA
来源
48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS | 1998年
关键词
D O I
10.1109/ECTC.1998.678674
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Direct chip attach packaging technologies are finding increasing application in electronics manufacturing particularly in telecommunications and consumer electronics. In these systems, bare die with bumped interconnect bond pads are assembled in a flip chip configuration (i.e., active face down) directly to low-cost organic substrates. In the current work, thermal management of three direct chip attach technologies is investigated. Experimental measurements are conducted exploring the junction-to-ambient thermal resistance and thermal dissipation paths for three interconnect technologies including solder attach, anisotropic adhesive attach, and isotropic adhesive attach. A first order chip-scale thermal design model is developed for flip chip assemblies exhibiting good agreement with the experimental measurements.
引用
收藏
页码:76 / 86
页数:11
相关论文
共 50 条
  • [41] Failures of flip chip assemblies under thermal shock
    Cheng, B
    Wang, L
    Zhang, Q
    Gao, X
    Xie, XM
    Kempe, W
    SOLDERING & SURFACE MOUNT TECHNOLOGY, 2003, 15 (03) : 27 - 32
  • [42] Thermal resistance in superconducting flip-chip assemblies
    Hatinen, J.
    Mykkanen, E.
    Viisanen, K.
    Ronzani, A.
    Kemppinen, A.
    Lehtisyrja, L.
    Lehtinen, J. S.
    Prunnila, M.
    APPLIED PHYSICS LETTERS, 2023, 123 (15)
  • [43] Thermal fatigue of solder flip-chip assemblies
    Roesner, B
    Baraton, X
    Guttmann, K
    Samin, C
    48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS, 1998, : 872 - 877
  • [44] Thermal fatigue reliability optimisation of flip chip assemblies
    Vandevelde, B
    Beyne, E
    BENEFITING FROM THERMAL AND MECHANICAL SIMULATION IN MICRO-ELECTRONICS, 2000, : 165 - 177
  • [45] FCOB (flip chip on board) reliability study for mobile applications
    Jang, SY
    Hong, SM
    Park, MY
    Kwak, DO
    Jeong, JW
    Roh, SH
    Moon, YJ
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 62 - 67
  • [46] Underfill delamination and solder joint failure of flip chip on board
    Xu, Bu-Lu
    Zhang, Qun
    Cai, Xia
    Huang, Wei-Dong
    Xie, Xiao-Ming
    Cheng, Zhao-Nian
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2001, 22 (10): : 1335 - 1342
  • [47] Flip chip on board:: Assessment of reliability in cellular phone application
    Sillanpää, M
    Okura, JH
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2004, 27 (03): : 461 - 467
  • [48] Finite element study of flip chip on board in drop test
    Kuan, NS
    Zhong, ZW
    THIRD INTERNATIONAL CONFERENCE ON EXPERIMENTAL MECHANICS AND THIRD CONFERENCE OF THE ASIAN-COMMITTEE-ON-EXPERIMENTAL-MECHANICS, PTS 1AND 2, 2005, 5852 : 894 - 900
  • [49] Designed experiment to assess flip-chip-on-board reliability
    Yegnasubramanian, S
    Deshmukh, R
    Fanucci, R
    Gannon, J
    Serafino, A
    Morris, JR
    TWENTY THIRD IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 1998, : 16 - 23
  • [50] Chip on Board (COB) Versus Board on Chip (BOC) Memory Packages
    Hui, Chong Chin
    Chie, Wang Ai
    PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 731 - 735