Thermal dissipation analysis in flip chip on board and chip on board assemblies

被引:0
|
作者
Baldwin, DF [1 ]
Beerensson, JT [1 ]
机构
[1] Georgia Inst Technol, George W Woodruff Sch Mech Engn, Ctr Board Assembly Res, Atlanta, GA 30332 USA
来源
48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS | 1998年
关键词
D O I
10.1109/ECTC.1998.678674
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Direct chip attach packaging technologies are finding increasing application in electronics manufacturing particularly in telecommunications and consumer electronics. In these systems, bare die with bumped interconnect bond pads are assembled in a flip chip configuration (i.e., active face down) directly to low-cost organic substrates. In the current work, thermal management of three direct chip attach technologies is investigated. Experimental measurements are conducted exploring the junction-to-ambient thermal resistance and thermal dissipation paths for three interconnect technologies including solder attach, anisotropic adhesive attach, and isotropic adhesive attach. A first order chip-scale thermal design model is developed for flip chip assemblies exhibiting good agreement with the experimental measurements.
引用
收藏
页码:76 / 86
页数:11
相关论文
共 50 条
  • [1] Guidelines to select underfills for flip chip on board assemblies
    Okura, JH
    Reinikainen, T
    Dasgupta, A
    Caers, JFJM
    4TH INTERNATIONAL CONFERENCE ON ADHESIVE JOINING AND COATING TECHNOLOGY IN ELECTRONICS MANUFACTURING - PROCEEDINGS, 2000, : 86 - 92
  • [2] Guidelines to select underfills for flip chip on board assemblies
    Okura, J.H.
    Darbha, K.
    Shetty, S.
    Dasgupta, A.
    Caers, J.F.J.M.
    Proceedings - Electronic Components and Technology Conference, 1999, : 589 - 594
  • [3] Guidelines to select underfills for flip chip on board assemblies
    Okura, JH
    Darbha, K
    Shetty, S
    Dasgupta, A
    Caers, JFJM
    49TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1999 PROCEEDINGS, 1999, : 589 - 594
  • [4] THE IMPORTANCE OF MATERIAL SELECTION FOR FLIP-CHIP ON BOARD ASSEMBLIES
    OMALLEY, G
    GIESLER, J
    MACHUGA, S
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1994, 17 (03): : 248 - 255
  • [5] Field reworkable underfill materials for flip chip on board assemblies
    Yala, N
    Gamota, D
    IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2001, 24 (01): : 31 - 38
  • [6] Guidelines to select underfills for flip chip on board assemblies and compliant interposers for chip scale package assemblies
    Okura, JH
    Shetty, S
    Ramakrishnan, B
    Dasgupta, A
    Caers, JFJM
    Reinikainen, T
    MICROELECTRONICS RELIABILITY, 2000, 40 (07) : 1173 - 1180
  • [7] Thermal performance comparison of chip-on-board, flip chip-on-board and standard TQFP package
    Iliev, SK
    FOURTEENTH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, 1998, : 161 - 168
  • [8] Thermal design for flip chip on board in natural convection
    Hwang, Ching-Bai
    Annual IEEE Semiconductor Thermal Measurement and Management Symposium, 1999, : 125 - 132
  • [9] Thermal design for flip chip on board in natural convection
    Hwang, CB
    FIFTEENTH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, 1999, : 125 - 132
  • [10] Predictive failure model of flip chip on board component level assemblies
    Muncy, J
    Lazarakis, T
    Baldwin, D
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 578 - 582