A 13.3-Mb/s 0.35-μm CMOS analog turbo decoder IC with a configurable interleaver

被引:53
作者
Gaudet, VC [1 ]
Gulak, PG
机构
[1] Univ Alberta, Dept Elect & Comp Engn, Edmonton, AB T6G 2V4, Canada
[2] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
analog decoding; iterative decoding; turbo codes;
D O I
10.1109/JSSC.2003.818134
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Circuits and an IC implementation of a four-state, block length 16, three-metal one-poly 0.35mum CMOS analog turbo decoder with a fully programmable interleaver are presented. The IC was tested at 13.3 Mb/s, has a 1.2 mus latency, and consumes 185 mW on a single 3.3-V power supply, resulting in an energy consumption of 13.9 nJ per decoded bit, thus reducing the energy consumption by 70% relative to existing digital turbo decoders. The core area is 1131.2 x 1257.9 mum(2). The addition of swinging buffers could triple the speed and reduce the latency with minimal increase in power consumption by overlapping storage and decoding phases. Mismatch simulations show that the circuits will be viable for decoder lengths up to a few hundred information bits.
引用
收藏
页码:2010 / 2015
页数:6
相关论文
共 15 条
[1]  
BEKOOIJ M, 2001, ISSCC, P180
[2]  
BERROU C, 1993, IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS 93 : TECHNICAL PROGRAM, CONFERENCE RECORD, VOLS 1-3, P1064, DOI 10.1109/ICC.1993.397441
[3]  
BERROU C, 1995, ISSCC DIG TECH PAP I, V38, P90, DOI 10.1109/ISSCC.1995.535444
[4]  
BICKERSTAFF M, 2002, IEEE INT SOL STAT CI, P90
[5]  
CHOI M, 2001, IEEE INT SOL STAT CI, P126
[6]   LOW-DENSITY PARITY-CHECK CODES [J].
GALLAGER, RG .
IRE TRANSACTIONS ON INFORMATION THEORY, 1962, 8 (01) :21-&
[7]  
GALLAGER RG, 2000, 301790 ETSI EN
[8]  
GALLAGER RG, 2001, 301958 ETSI EN
[9]  
GALLAGER RG, 2000, 3 GENERATION PARTNER
[10]   Programmable interleaver design for analog iterative decoders [J].
Gaudet, VC ;
Gaudet, RJ ;
Gulak, PG .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (07) :457-464