Design Issues and Considerations for Low-Cost 3-D TSV IC Technology

被引:189
作者
Van der Plas, Geert [1 ]
Limaye, Paresh [1 ]
Loi, Igor [7 ]
Mercha, Abdelkarim [1 ]
Oprins, Herman [1 ]
Torregiani, Cristina [3 ]
Thijs, Steven [1 ]
Linten, Dimitri [1 ]
Stucchi, Michele [1 ]
Katti, Guruprasad [1 ,2 ]
Velenis, Dimitrios [1 ]
Cherman, Vladimir [1 ]
Vandevelde, Bart [1 ]
Simons, Veerle [1 ]
De Wolf, Ingrid [1 ]
Labie, Riet [1 ]
Perry, Dan [3 ]
Bronckers, Stephane [4 ]
Minas, Nikolaos [1 ]
Cupac, Miro [1 ]
Ruythooren, Wouter [5 ]
Van Olmen, Jan [1 ]
Phommahaxay, Alain [1 ]
de ten Broeck, Muriel de Potter [1 ]
Opdebeeck, Ann [1 ]
Rakowski, Michal [1 ]
De Wachter, Bart [1 ]
Dehan, Morin [1 ]
Nelis, Marc [1 ]
Agarwal, Rahul [6 ]
Pullini, Antonio [8 ]
Angiolini, Federico [8 ]
Benini, Luca [7 ]
Dehaene, Wim [1 ,2 ]
Travaly, Youssef [1 ]
Beyne, Eric [1 ]
Marchal, Paul [1 ]
机构
[1] Interuniv Microelect Res Ctr IMEC, B-3001 Leuven, Belgium
[2] Katholieke Univ Leuven, Dept ESAT, B-3001 Louvain, Belgium
[3] Qualcomm QCT, San Diego, CA 92121 USA
[4] EMC Grp Laborelec, B-1630 Linkebeek, Belgium
[5] Ind W Grijpen, Photovoltech, B-3300 Tienen, Belgium
[6] Inst Microelect IME, Singapore 117685, Singapore
[7] Univ Bologna, I-40136 Bologna, Italy
[8] iNoCs, CH-1007 Lausanne, Switzerland
关键词
3-D; CU TSV; ESD; mechanical stress; network-on-chip; noise coupling; thermal behavior; VIAS;
D O I
10.1109/JSSC.2010.2074070
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper key design issues and considerations of a low-cost 3-D Cu-TSV technology are investigated. The impact of TSV on BEOL interconnect reliability is limited, no failures have been observed. The impact of TSV stress on MOS devices causes Vth shifts, further analysis is required to understand their importance. Thermal hot spots in 3-D chip stacks cause temperature increases three times higher than in 2-D chips, necessitating a careful thermal floorplanning to avoid thermal failures. We have monitored for ESD during 3-D processing and have found no events take place, however careful further monitoring is required. The noise coupling between two tiers in a 3-D chip-stack is 20 dB lower than in a 2-D SoC, opening opportunities for increased mixed signal system performance. The impact on digital circuit performance of TSVs is accurately modeled with the presented RC model and digital gates can directly drive signals through TSVs at high speed and low power. Experimental results of a 3-D Network-on-Chip implementation demonstrate that the NoC concept can be extended from 2-D SoC to 3-D SoCs at low area (0.018 mm(2)) and power (3%) overhead.
引用
收藏
页码:293 / 307
页数:15
相关论文
共 28 条
[1]   A CMOS-compatible process for fabricating electrical through-vias in silicon [J].
Andry, P. S. ;
Tsang, C. ;
Sprogis, E. ;
Patel, C. ;
Wright, S. L. ;
Webb, B. C. ;
Buchwalter, L. P. ;
Manzer, D. ;
Horton, R. ;
Polastre, R. ;
Knickerbocker, J. .
56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, :831-+
[2]  
[Anonymous], P IEEE THERMINIC
[3]  
[Anonymous], P IEEE INT EL DEV M
[4]  
[Anonymous], P EN TECHN 3 D INT S
[5]  
Burns J., 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177), P268, DOI 10.1109/ISSCC.2001.912632
[6]   A wafer-scale 3-D circuit integration technology [J].
Burns, James A. ;
Aull, Brian F. ;
Chen, Chenson K. ;
Chen, Chang-Lee ;
Keast, Craig L. ;
Knecht, Jeffrey M. ;
Suntharalingam, Vyshnavi ;
Warner, Keith ;
Wyatt, Peter W. ;
Yost, Donna-Ruth W. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (10) :2507-2516
[7]  
Chatterjee R, 2007, IEEE INT INTERC TECH, P81
[8]  
GU S, P IEDM 08, P1
[9]  
Gupta S., 2004, P VLSI MULT INT C, P56
[10]   Through Silicon Vias Technology for CMOS Image Sensors Packaging: Presentation of Technology and Electrical Results [J].
Henry, D. ;
Charbonnier, J. ;
Chausse, P. ;
Jacquet, F. ;
Aventurier, B. ;
Brunet-Manquat, C. ;
Lapras, V. ;
Anciant, R. ;
Sillon, X. ;
Dunne, B. ;
Hotellier, A. ;
Michailos, J. .
EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, :35-+