A 2.4-GHz fully integrated ESD-protected low-noise amplifier in 130-nm PD SOI CMOS technology

被引:0
作者
El Kaamouchi, M. [1 ]
Moussa, M. Si [1 ]
Delatte, P. [2 ]
Wybo, G. [3 ]
Bens, A. [3 ]
Raskin, J. -P. [1 ]
Vanhoenacker-Janvier, D. [1 ]
机构
[1] Catholic Univ Louvain, Microwave Lab, 3 Pl Levant,1348 Louvain la Neuve, B-1348 Louvain, Belgium
[2] CISSOID SA, B-1348 Louvain, Belgium
[3] SARNOFF Europe, Oostende, Belgium
来源
2007 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-6 | 2007年
关键词
CMOS; PD SOI; RF; electrostatic discharges (ESD); low noise amplifier (LNA); narrow-band;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reviews and analyzes a fully integrated ESD-protected Low-Noise Amplifier (LNA) for low-power and narrow-band applications using a cascode inductive source degeneration topology, designed and fabricated in 130 nm CMOS SOI technology. The designed LNA shows 13 dB power gain at 2.4 GHz with a noise figure of 3.6 dB, input return loss of -13 dB for power consumption of 6.5 mW An on chip ''plug-and-play'' ESD protection strategy using diodes and power clamp is used at the input and output of the LNA, has an ESD protection level up to 0.8, 0.9 and 1.4-A transmission line pulse (TLP) current. This corresponds to 1.4-kV, 1.2-kV and 2-kV Human Body Model (HBM) stress applied at, respectively, the RF input, RF output and the V-DD bus. Measurement shows a minor RF performance degradation by adding the protection diodes.
引用
收藏
页码:2082 / +
页数:2
相关论文
共 12 条
[1]   A 4-mW monolithic CMOS LNA at 5.7 GHz with the gate resistance used for input matching [J].
Asgaran, S ;
Deen, J ;
Chen, CH .
IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2006, 16 (04) :188-190
[2]  
CHANDRASEKHAR V, 2002, IEEE ISSC TECH DIG, P347
[3]   A 12-36 GHz PHEMT MMIC balanced frequency tripler [J].
Chiu, JC ;
Chang, CP ;
Houng, MP ;
Wang, YH .
IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2006, 16 (01) :19-21
[4]  
ELKAAMOUCHI M, 2007, SIRF 10 12 JAN, P253
[5]  
GIESER H, 1998, IEEE T COMP PACK M C, V21
[6]  
GOLINGE JP, 1997, SILICON ON INSULATOR
[7]   A 5-GHz fully integrated ESD-protected low-noise amplifier in 90-nm RF CMOS [J].
Linten, D ;
Thijs, S ;
Natarajan, MY ;
Wambacq, P ;
Jeamsaksiri, W ;
Ramos, J ;
Mercha, A ;
Jenei, S ;
Donnay, S ;
Decoutere, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (07) :1434-1442
[8]   5-GHz CMOS radio transceiver front-end chipset [J].
Liu, TP ;
Westerwick, E .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1927-1933
[9]  
Maloney T., 1985, P EOS ESD S, P49
[10]  
NGUYEN TK, 2006, 6 TOP M SIL MON INT, P43