A high-resolution multi-phase delay-locked loop with offset locking technique

被引:2
|
作者
Chuang, Chi-Nan [1 ]
Wu, Chun-Yen [1 ]
Lin, Tsui-Wei [1 ]
机构
[1] Huafan Univ, Dept Elect Engn, New Taipei, Taiwan
关键词
Delay-locked loop; phase-locked loop; offset locking technique; high-resolution multi-phase; integrated circuits; PULSEWIDTH CONTROL LOOP; CLOCK GENERATOR; CIRCUIT; LINE; DLL;
D O I
10.1080/00207217.2016.1138524
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we propose a new type of high-resolution delay-locked loop (DLL) which achieves the performance of high-resolution output by offset locking techniques without restrictions of intrinsic delay in the delay cell. Compared to traditional multi-phase clock generator, this architecture has the features of small size, low jitters, low-power consumption and high resolution. This DLL has been fabricated in 0.35m complementary metal-oxide-semiconductor (CMOS) process. The measured root-mean-square and peak-to-peak jitters are 2.89ps and 31.1ps at 250MHz, respectively. The power dissipation is 68mW for a supply voltage of 3.3V. The maximum resolution of this work is 144p and the intrinsic delay of 0.35m CMOS process is 220ps. Comparing with intrinsic delay, the improvement of maximum resolution is 34.5%.
引用
收藏
页码:1699 / 1712
页数:14
相关论文
共 50 条
  • [1] A wide frequency range delay-locked loop using multi-phase frequency detection technique
    Lee, KY
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (09) : 1900 - 1902
  • [2] Analogue delay-locked loop for spatial-phase locking
    Goodberlet, J
    Ferrera, J
    Smith, HI
    ELECTRONICS LETTERS, 1997, 33 (15) : 1269 - 1270
  • [3] Fast locking delay-locked loop using initial delay measurement
    Kim, T
    Wang, SH
    Kim, B
    ELECTRONICS LETTERS, 2002, 38 (17) : 950 - 951
  • [4] Design of Delay-Locked Loop for Wide Frequency Locking Range
    Chen, Hsun-Hsiang
    Wong, Zih-Hsiang
    Chen, Shen-Li
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 302 - 305
  • [5] A 62.5-250 MHz multi-phase delay-locked loop using a replica delay line with triply controlled delay cells
    Moon, Y
    Choi, J
    Lee, K
    Jeong, DK
    Kim, MK
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 299 - 302
  • [6] 62.5-250 MHz multi-phase delay-locked loop using a replica delay line with triply controlled delay cells
    Moon, Yongsam
    Choi, Jongsang
    Lee, Kyeongho
    Jeong, Deog-Kyoon
    Kim, Min-Kyu
    Proceedings of the Custom Integrated Circuits Conference, 1999, : 299 - 302
  • [7] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    Chen Zhujia
    Yang Haigang
    Liu Fei
    Wang Yu
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [8] A fast-locking all-digital delay-locked loop for phase/delay generation in an FPGA
    陈柱佳
    杨海钢
    刘飞
    王瑜
    半导体学报, 2011, 32 (10) : 139 - 146
  • [9] A fast locking and low jitter delay-locked loop using DHDL
    Chang, HH
    Lin, JW
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 343 - 346
  • [10] A High-Resolution Wide-Range Dual-Loop Digital Delay-Locked Loop Using a Hybrid Search Algorithm
    Han, Sangwoo
    Kim, Jongsun
    2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 293 - 296