Three-dimensional integration in microelectronics: Motivation, processing, and thermomechanical modeling

被引:33
作者
Cale, Timothy S. [1 ]
Lu, Jian-Qiang [2 ]
Gutmann, Ronald J. [2 ]
机构
[1] Arizona State Univ, Sch Mat, Tempe, AZ 85287 USA
[2] Rensselaer Polytech Inst, Dept Elect & Comp Syst Engn, New York, NY USA
关键词
BCB bonding; grain boundary migration; grain continuum modeling; three-dimensional integration; through-silicon-vias;
D O I
10.1080/00986440801930302
中图分类号
TQ [化学工业];
学科分类号
0817 ;
摘要
Three-dimensional integration (3D-I) of multiple layers of active devices into a single chip is opening up opportunities for disruptive microelectronic, optoelectronic, and microelectromechanical systems. Integrated circuit (IC) designers are driving 3D-I for new products, which in turn is providing opportunities in process technology and modeling. This article reviews the status of 3D-I and describes some research opportunities for both process engineers and modeling and simulation engineers. The opportunities discussed center around "stacking" and interconnecting multiple active and/or passive layers or strata of traditional planar designs into "hyperfunctional" 3-D systems. The focus is on electrical 3D-ICs, using BCB as the adhesive to bond wafers, and copper-based, through-silicon-vias or through-strata-vias (TSVs) for interconnection. However, much of the material applies to other approaches to 3D-I and other 3-D systems. Both recently established methods and advanced research efforts are discussed for process technology and thermomechanical modeling and simulation of Cu-based TSVs and BCB-based bonding.
引用
收藏
页码:847 / 888
页数:42
相关论文
共 88 条
  • [21] Enquist P, 2007, MATER RES SOC SYMP P, V970, P13
  • [22] FAN A, 2001, ULSI PROCESS INTEGRA, V2, P124
  • [23] Wafer level chip scale packaging (WL-CSP): An overview
    Garrou, P
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02): : 198 - 205
  • [24] Garrou P., 2008, Handbook of 3D Integration: Technology and Applications of 3D Integrated Circuits
  • [25] RAPID THERMAL CURING OF BCB DIELECTRIC
    GARROU, PE
    HEISTAND, RH
    DIBBS, MG
    MAINAL, TA
    MOHLER, CE
    STOKICH, TM
    TOWNSEND, PH
    ADEMA, GM
    BERRY, MJ
    TURLIK, I
    [J]. IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1993, 16 (01): : 46 - 52
  • [26] Gottstein G., 1999, CRC MAT SCI TECHNOL
  • [27] Gu Q, 2004, 2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P96
  • [28] Guarini KW, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P943, DOI 10.1109/IEDM.2002.1175992
  • [29] Gutmann R.J., 2008, VLSI CIRCUITS NANOER
  • [30] GUTMANN RJ, 2003, ADV MET C 2003 AMC 2