A decimation filter design and implementation for oversampled sigma delta A/D converters

被引:4
作者
Chen, L [1 ]
Zhao, YF [1 ]
Gao, DY [1 ]
Wen, W [1 ]
Wang, ZM [1 ]
Zhu, XF [1 ]
Peng, HP [1 ]
机构
[1] Northwestern Polytech Univ, Aviat Microelect Ctr, Xian 710072, Peoples R China
来源
PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY | 2005年
关键词
D O I
10.1109/IWVDVT.2005.1504463
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The area, speed and power consumption of oversampled data converters were governed largely by decimation filters in sigma delta A/D converters. The paper presented a design and implementation of a low power and high-speed sigma delta digital decimation filter which it was designed by Top-Down method. The decimation filter consists of a modified cascaded integrator-comb (CIC) decimation filter and two-stage half-band filter. The proposed CIC filter has 15% less hardware and 53% power saving compared to conventional CIC filters. The filter is implemented using 0.6-mu m CMOS standard cell and contains 6,560 equivalent gates resulting in a power consumption of only 35mW from a 5-V supply. The decimation filter is very suitable for high-order sigma delta converters.
引用
收藏
页码:55 / 58
页数:4
相关论文
共 8 条
[1]  
Aboushady H., 2001, IEEE T CIRCUITS SY 2, V48
[2]  
[Anonymous], IEEE ISSCC
[3]  
Crochiere R. E., 1983, MULTIRATE DIGITAL SI
[4]  
FUJIMORI I, 2000, IEICE T FUNDAMEN E A, V83
[5]  
HOGENAUER EB, 1986, IEEE T ACOUSTICS SPE, V34, P60
[6]   Application of filter sharpening to cascaded integrator-comb decimation filters [J].
Kwentus, AY ;
Jiang, ZN ;
Willson, AN .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1997, 45 (02) :457-467
[7]  
MEYERBAESE U, 2003, DIGIT SIGNAL PROCESS, P131
[8]  
MITRA SK, 2001, DIGIT SIGNAL PROCESS, P659