IP core implementation of a self-organizing neural network

被引:48
作者
Hendry, DC [1 ]
Duncan, AA
Lightowler, N
机构
[1] Univ Aberdeen, Dept Engn, Aberdeen AB24 3UE, Scotland
[2] AXEON Ltd, Aberdeen AB24 3UE, Scotland
来源
IEEE TRANSACTIONS ON NEURAL NETWORKS | 2003年 / 14卷 / 05期
关键词
self-organizing neural networks; very large-scale integration (VLSI); IP core; SIMD;
D O I
10.1109/TNN.2003.816353
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper reports on the design issues and subsequent performance of a soft intellectual property (IP) core implementation of a self-organizing neural network. The design is a development of a previous 0.65-mum single silicon chip providing an array of 256 neurons, where each neuron stores a 16 element reference vector. Migrating the design to a soft IP core presents challenges in achieving the required performance as regards area, power, and clock speed. This same migration, however, offers opportunities for parameterizing the design in a manner which permits a single soft core to meet the requirements of many end users. Thus, the number of neurons within the single instruction multiple data (SIMD) array, the number of elements per reference vector, and the number of bits of each such element are defined by synthesis time parameters. The construction of the SIMD array of neurons is presented including performance results as regards power, area, and classifications per second. For typical parameters (256 neurons with 16 elements per reference vector) the design provides over 2000000 classifications per second using a mainstream 0.18-mum digital process. A reduced instruction set computer processor, the Array. controller (AC), provides both the instruction stream And data to the SIMD array of neurons and an interface to a host processor. The design of this processor is discussed with emphasis on the control aspects which permit supply of a continuous instruction stream to the SIMD array and a flexible interface with the host processor.
引用
收藏
页码:1085 / 1096
页数:12
相关论文
共 50 条
[41]   Memristor FPGA IP Core Implementation for Analog and Digital Applications [J].
Tolba, Mohammed F. ;
Fouda, Mohammed E. ;
Hezayyin, Haneen G. ;
Madian, Ahmed H. ;
Radwan, Ahmed G. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (08) :1381-1385
[42]   Comparison of substructural epitopes in enzyme active sites using self-organizing maps [J].
Kupas, K ;
Ultsch, A ;
Klebe, G .
JOURNAL OF COMPUTER-AIDED MOLECULAR DESIGN, 2004, 18 (11) :697-708
[43]   HiSOMA: A hierarchical multi-agent model integrating self-organizing neural networks with multi-agent deep reinforcement learning [J].
Geng, Minghong ;
Pateria, Shubham ;
Subagdja, Budhitama ;
Tan, Ah-Hwee .
EXPERT SYSTEMS WITH APPLICATIONS, 2024, 252
[44]   Improved Learning Performance of Hardware Self-Organizing Map Using a Novel Neighborhood Function [J].
Hikawa, Hiroomi ;
Maeda, Yutaka .
IEEE TRANSACTIONS ON NEURAL NETWORKS AND LEARNING SYSTEMS, 2015, 26 (11) :2861-2873
[45]   Design and Implementation of IP Core for 1553B Bus Test [J].
Liu, Xiao ;
Hu, Xiaoguang .
PROCEEDINGS OF THE 2015 10TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, 2015, :812-816
[46]   Design and implementation of FPD system based on the fractal scanning IP core [J].
Xu, Meihua ;
Ran, Feng ;
Chen, Zhangjin ;
Zhang, Qing .
AD'07: Proceedings of Asia Display 2007, Vols 1 and 2, 2007, :2083-2088
[47]   Parallel design and implementation of Error Diffusion Algorithm and IP core for FPGA [J].
Yang, Pengfei ;
Wang, Quan ;
Zhang, Jiyang .
MULTIMEDIA TOOLS AND APPLICATIONS, 2016, 75 (08) :4723-4733
[48]   Parallel design and implementation of Error Diffusion Algorithm and IP core for FPGA [J].
Pengfei Yang ;
Quan Wang ;
Jiyang Zhang .
Multimedia Tools and Applications, 2016, 75 :4723-4733
[49]   Design and Implementation of IP Core for RoadRunneR-128 Block Cipher [J].
Raj, Mitha ;
Joseph, Shinta K. ;
Tomy, Josemon ;
Niveditha, K. S. ;
Johnson, Anna ;
Nandakumar, R. ;
Raj, Mitu .
2017 INTERNATIONAL CONFERENCE ON PUBLIC KEY INFRASTRUCTURE AND ITS APPLICATIONS (PKIA 2017), 2017, :57-62
[50]   Hierarchical IP Core Generator for Quantum Fourier Transform Implementation in FPGA [J].
Hlukhov, Valerii .
2022 IEEE 17TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCES AND INFORMATION TECHNOLOGIES (CSIT), 2022, :349-352